# University of Strathclyde Electronic and Electrical Engineering Department

# Parallel Connected Inverter Operation in an Islanded Microgrid

by

### Mohd Azrik Bin Roslan

**B.Sc.** 

A thesis presented in fulfilment of the requirements for the degree of Doctor of Philosophy

July 2013

This thesis is the result of the author's original research. It has been composed by the author and has not been previously submitted for examination which has led to the award of a degree.

The copyright of this thesis belongs to the author under the terms of the United Kingdom Copyright Acts as qualified by University of Strathclyde Regulation 3.50. Due acknowledgement must always be made of the use of any material contained in, or derived from, this thesis.

Signed: Mohd. Azrik

Date: 08 July 2013

# Dedication

To my mother, my father, my wife and Nurul Iman

### Acknowledgements

Alhamdulillah, all praise is to Allah for His blessing and guidance throughout this PhD journey.

I would like to thank my beloved parents Mrs Zainab and Mr Roslan for their prayer and support which helped me in completing my research. Lovely thanks to my wife, A'adawiyah, my little baby girl, Nurul Iman, my sister, Dr. Rosazra, my brother-inlaw, Dr. Che Anuar and my brother, Azril for their moral support and encouragement that give me the strength to finish my PhD.

Many thanks to my supervisors Prof. B.W. Williams and Prof. S.J. Finney for their continuous guidance, helpful comments and capable supervision during my research period.

Very special thanks to Dr Khaled H. Ahmed for his du'a, dedication, continuous support and priceless advices. Without him, this thesis will not reach this final level.

I would also like to thank Dr. Grain Philip Adam who helped me a lot with daily technical problems, Dr. T.C. Lim for practical implementation help and the laboratory officer Mr Charles Croser in helping with my experimental test rig.

A courteous acknowledgement is made to other members of staff and technicians at Electronic and Electrical department in Strathclyde University who provided me with assistance during the years of research.

Mohd Azrik Bin Roslan

July 2013

### **Table of Contents**

| Dedication            |    |
|-----------------------|----|
| Acknowledgement       |    |
| Table of Contents     |    |
| Abstract              |    |
| List of Symbols       | i  |
| List of Abbreviations | iv |
| Preface               | v  |

## Chapter 1 Introduction

| 1.1   | Distributed generation             | 1  |
|-------|------------------------------------|----|
| 1.1.  | 1 Background and development of DG | 2  |
| 1.1.  | 2 Type of DG                       | 3  |
| 1.1.  | 3 DG advantages                    | 3  |
| 1.1.4 | 4 DG challenges                    | 6  |
| 1.2   | Microgrid                          | 8  |
| 1.2.  | 1 Grid connected microgrid         | 8  |
| 1.2.  | 2 Isolated microgrid               | 9  |
| 1.3   | Problem statement                  | 9  |
| 1.4   | Research objectives                | 10 |
| 1.5   | Scope of the research              | 10 |
| 1.6   | Scope of thesis                    | 11 |
|       | References                         | 12 |

# Chapter 2 Inverter Configurations and Control Techniques

| 2.1 | In                           | verter configurations 15                                     |    |  |
|-----|------------------------------|--------------------------------------------------------------|----|--|
| 2.  | 2.1.1 Single-phase inverters |                                                              | 15 |  |
| 2.  | 1.2                          | Three-phase inverters                                        | 16 |  |
|     | a)                           | Three-phase three-wire configuration                         | 16 |  |
|     | b)                           | Three-phase four-wire – split dc configuration               | 16 |  |
|     | c)                           | Three-phase four-wire – four-legged inverter configuration   | 16 |  |
| 2.2 | Pa                           | arallel connected inverter control for island mode operation | 18 |  |
| 2.  | 2.1                          | Droop control                                                | 18 |  |
|     | a)                           | Conventional droop                                           | 18 |  |
|     | b)                           | Modified droop                                               | 21 |  |
|     | c)                           | Adaptive droop                                               | 22 |  |
|     | d)                           | Combined droop                                               | 24 |  |
|     | e)                           | Networked droop                                              | 24 |  |
|     | f)                           | Hierarchical droop                                           | 25 |  |
| 2.  | .2.2                         | Active load sharing techniques                               | 27 |  |
|     | a)                           | Master slave control                                         | 28 |  |
|     | b)                           | Circular chain control (3C)                                  | 29 |  |
|     | c)                           | Centralized control                                          | 29 |  |
|     | d)                           | Average current sharing control                              | 30 |  |
|     | e)                           | Average power sharing control                                | 32 |  |
| 2.3 | S                            | ummary                                                       | 38 |  |
|     | R                            | eferences                                                    | 38 |  |

# Chapter 3 Inverter Configurations and Control Techniques

| 3.1 | А   | C power flow analysis, accounting for the effects of line impedance | 43 |
|-----|-----|---------------------------------------------------------------------|----|
| 3.  | 1.1 | Purely inductive line impedance                                     | 44 |
| 3.  | 1.2 | Purely resistive line impedance                                     | 47 |
| 3.  | 1.3 | Complex line impedance                                              | 50 |
| 3.  | 1.4 | Effects of line impedance : Summary                                 | 53 |
| 3.2 | С   | irculating current in parallel inverters                            | 54 |
| 3.  | 2.1 | Circulating current in two parallel connected inverters system      | 55 |
| 3.  | 2.2 | Circulating current in an N parallel inverters system               | 57 |
| 3.  | 2.3 | Simulation setup                                                    | 58 |
|     | a)  | Part I: Ideal condition                                             | 59 |
|     | b)  | Part II: Circulating current due to phase difference                | 59 |
|     | c)  | Part III: Circulating current due to amplitude difference           | 60 |
|     | d)  | Part IV: Circulating current due to frequency difference            | 60 |
| 3.  | 2.4 | Simulation results                                                  | 61 |
|     | a)  | Part I: Ideal condition                                             | 61 |
|     | b)  | Part II: Circulating current due to phase difference                | 63 |
|     | c)  | Part III: Circulating current due to amplitude difference           | 66 |
|     | d)  | Part IV: Circulating current due to frequency difference            | 67 |
| 3.3 | S   | ummary                                                              | 68 |
|     | R   | eferences                                                           | 69 |

# Chapter 4 Improved Instantaneous Average Current Sharing (IACS) Control

| 4.1 | Ba                                                          | Background 70                                                          |    |  |
|-----|-------------------------------------------------------------|------------------------------------------------------------------------|----|--|
| 4.2 | .2 Parallel connected inverter system configuration 7       |                                                                        |    |  |
| 4.2 | .1                                                          | Single inverter construction                                           | 71 |  |
| 4.2 | .2                                                          | Multiple parallel connected inverter system                            | 71 |  |
| 4.3 | IA                                                          | CS controller                                                          | 72 |  |
| 4.3 | .1                                                          | Conventional IACS controller                                           | 72 |  |
| 4.3 | .2                                                          | Proposed IACS controller                                               | 73 |  |
| 4.4 | G                                                           | eneralized model of parallel multi inverter system                     | 75 |  |
| 4.5 | St                                                          | ability and harmonic impedance analysis of parallel multi inverter     |    |  |
|     | sy                                                          | stem                                                                   | 80 |  |
| 4.5 | .1                                                          | Stability analysis of the voltage control loop without gain schedulers | 80 |  |
| 4.5 | .2                                                          | Harmonic impedance                                                     | 82 |  |
| 4.5 | .3                                                          | Stability analysis of current sharing loop without gain schedulers     | 83 |  |
| 4.5 | 4.5.4 Stability analysis of controller with gain schedulers |                                                                        | 86 |  |
| 4.6 | Si                                                          | mulation results                                                       | 88 |  |
| 4.6 | .1                                                          | Part 1 (Inductive Line Impedance)                                      | 88 |  |
| 4.6 | 5.2                                                         | Part 2 (Resistive Line Impedance)                                      | 90 |  |
| 4.7 | Ex                                                          | xperimental results                                                    | 92 |  |
| 4.8 | 4.8 Summary                                                 |                                                                        | 95 |  |
|     | Re                                                          | eferences                                                              | 95 |  |

# Chapter 5 Power Sharing Scheme of Parallel Connected Inverters for an Islanded Microgrid

| 5.1 | Background 97 |                                                                                      | 97  |
|-----|---------------|--------------------------------------------------------------------------------------|-----|
| 5.2 | Ci            | rcuit configuration                                                                  | 98  |
| 5.3 | Sy            | unchronization of parallel inverter                                                  | 100 |
| 5.3 | 3.1           | Voltage synchronized, zero crossing detection based scheme                           | 101 |
| 5.3 | 3.2           | Zero crossing detection                                                              | 106 |
| 5.4 | Pr            | oposed power sharing technique                                                       | 108 |
| 5.4 | 4.1           | Central controller                                                                   | 108 |
| 5.4 | 4.2           | Reference voltage adjustment                                                         | 108 |
| 5.4 | 4.3           | Communication structure                                                              | 114 |
| 5.4 | 1.4           | Communication strategy                                                               | 114 |
| 5.5 | Si            | mulation results                                                                     | 116 |
| 5.5 | 5.1           | Simulation Part I – Proposed scheme versus conventional droop                        | 118 |
| 5.5 | 5.2           | Simulation Part II – R Load $R_{P1}:R_{P2}:R_{P3}=1:2:4 R_{Q1}:R_{Q2}:R_{Q3}=1:1:1$  | 120 |
| 5.5 | 5.3           | Simulation Part III – Communication loss                                             | 122 |
| 5.5 | 5.4           | Simulation Part IV – Communication loss                                              | 123 |
| 5.5 | 5.5           | Simulation Part V – RL Load – $R_{PI}:R_{P2}:R_{P3}=R_{QI}:R_{Q2}:R_{Q3}=5:5:8$      | 125 |
| 5.5 | 5.6           | Simulation Part VI – Changing ratio (1:1:1 $\rightarrow$ 1:2:4 $\rightarrow$ 1:1:1)  | 125 |
| 5.6 | Ех            | sperimental results                                                                  | 128 |
| 5.6 | 5.1           | Experiment Part I – R Load $R_{P1}:R_{P2}:R_{P3}=R_{Q1}:R_{Q2}:R_{Q3}=1:1:1$         | 128 |
| 5.6 | 5.2           | Experiment Part II – R Load $R_{P1}:R_{P2}:R_{P3}=1:2:4 R_{Q1}:R_{Q2}:R_{Q3}=1:1:1$  | 131 |
| 5.6 | 5.3           | Experiment Part III – Changing ratio (1:1:1 $\rightarrow$ 1:2:4 $\rightarrow$ 1:1:1) | 133 |
| 5.6 | 5.4           | Experiment Part IV – Disconnection of inverters during operation                     | 133 |
| 5.7 | Su            | immary                                                                               | 135 |
|     | Re            | eferences                                                                            | 136 |

# Chapter 6 Optimized Operation of Inverter Based Distributed Generation in a Rural Islanded Microgrid

| 6.1 l | 1 Background 13                                                  |     |  |
|-------|------------------------------------------------------------------|-----|--|
| 6.2   | System under study                                               | 139 |  |
| 6.2.1 | Rural islanded microgrid                                         | 139 |  |
| 6.2.2 | DG configuration                                                 | 140 |  |
| 6.2.3 | Load configuration                                               | 140 |  |
| 6.2.4 | Communication with the central controller                        | 140 |  |
| 6.3 I | Power ratio calculation in the central controller                | 142 |  |
| 6.4   | Simulations results                                              | 143 |  |
| 6.4.1 | Part 1 : Performance under difference line impedance $X/R$ ratio | 143 |  |
| 6.4.2 | Optimized power sharing scheme                                   | 147 |  |
| a)    | Case 1 (Loading concentrated near DG1)                           | 148 |  |
| b)    | Case 2 (Load concentration near DG3)                             | 151 |  |
| c)    | Case 3 (Loading concentration near DG1 and DG3)                  | 153 |  |
| 6.5 I | Experimental results                                             | 156 |  |
| 6.5.1 | Test 1 : No load $\rightarrow$ load 1                            | 158 |  |
| 6.5.2 | Test 2 : No load $\rightarrow$ load 3                            | 158 |  |
| 6.5.3 | Test 3 : No load $\rightarrow$ load 2                            | 158 |  |
| 6.5.4 | Test 4 : Load $3 \rightarrow \text{load } 1+3$                   | 161 |  |
| 6.5.5 | Test 5 : Load $2+3 \rightarrow \text{load } 1+2+3$               | 161 |  |
| 6.5.6 | Test 6 : Load $1+2+3 \rightarrow \text{load } 1+2$               | 161 |  |
| 6.6   | Summary                                                          | 163 |  |
| J     | References                                                       | 163 |  |

# Chapter 7 Conclusion

| 7.1 | General conclusion             | 165 |
|-----|--------------------------------|-----|
| 7.2 | Author's contribution          | 166 |
| 7.3 | Suggestion for future research | 167 |

## Appendices

| Appendix A | Test Rig Structure                                   | 168 |
|------------|------------------------------------------------------|-----|
| Appendix B | Equation Derivations for Chapter 4                   | 194 |
| Appendix C | Chapter 5 Stability Analysis                         | 214 |
| Appendix D | Sample DSP Codes for Experimental Implementation     | 226 |
| Appendix E | List of Tables and Figures                           | 236 |
| Appendix F | Summary of Relevant Published Research by the Author | 242 |

#### Abstract

This thesis focuses on improving power sharing and ac distribution system power losses for parallel connected inverters in an islanded microgrid. The effect of line impedance on power flow in ac system is presented. A new circulating current definition for multiple parallel connected inverters connected to the same load bus is proposed. An improved instantaneous average current sharing (IACS) scheme with two additional gain schedulers is proposed to improve conventional IACS controller performance under line impedance mismatch. A generalized model of single-phase parallel connected inverters with the improved IACS scheme is derived. This model is used for voltage and current controller design. A new power sharing scheme utilizing a central controller for parallel connected inverters in an islanded microgrid is presented. This scheme is optimized after incorporating a power ratio calculation. Case studies of a rural islanded microgrid involving three DGs with eight distributed loads demonstrate the power sharing scheme's capability to reduce distribution power losses and improve voltage regulation.

### List of Symbols

| $a_1 a_2$                                     | Gain step (Gain scheduler 1 and 2)                                   |
|-----------------------------------------------|----------------------------------------------------------------------|
| $c_1 c_2$                                     | Threshold for acceptable current difference (Gain scheduler 1,2) (A) |
| С                                             | Capacitance (F)                                                      |
| $C_{f}$                                       | Output filter capacitance (F)                                        |
| D                                             | PWM duty cycle                                                       |
| $D_{_{jl}}$                                   | Distance between the $j^{th}$ inverter and the $l^{th}$ load (m)     |
| $DRat_{jl}$                                   | Power ratio based on distance between each inverter and load         |
| E                                             | Inverter output voltage amplitude (V)                                |
| $E_{o}$                                       | Rated inverter output voltage amplitude (V)                          |
| $\Delta E$                                    | Maximum allowable output voltage amplitude deviation (V)             |
| $\overline{E}_k$                              | Output voltage of $k^{th}$ inverter (V)                              |
| $\Delta E_{xj}, \Delta E_{yj}, \Delta E_{zj}$ | Adjustment amplitude for the $j^{th}$ inverter (V)                   |
| f                                             | System fundamental frequency (Hz)                                    |
| $f_{sw}$                                      | Switching frequency (Hz)                                             |
| $f_{comm}$                                    | Communication frequency (Hz)                                         |
| $G_{j}$                                       | Closed loop voltage gain of $j^{th}$ inverter                        |
| $H_{j}$                                       | Outer current loop controller of $j^{th}$ inverter                   |
| $i_o$                                         | Output current (A)                                                   |
| <i>i</i> *                                    | Reference current (A)                                                |
| $i_N$                                         | Output current of $N^{th}$ inverter (A)                              |
| $i_{dN}$                                      | Current difference of $N^{th}$ inverter (A)                          |
| $\overline{I}_k$                              | Output current of $k^{th}$ inverter (A)                              |
| $\overline{I}_{avg}$                          | Average output current (A)                                           |
| $\overline{I}_{Hk}$                           | Circulating current seen by $k^{th}$ inverter (A)                    |
| $K_1 K_2$                                     | Gain scheduler 1, 2                                                  |
| $K_{f}$                                       | Gain of the voltage feed-forward loop                                |
| $K_{c}$                                       | Gain of the current feedback loop                                    |
| $K_{P}$                                       | Proportional gain of voltage controller                              |
| K <sub>Res</sub>                              | Resonant gain of voltage controller                                  |

| $K_{_{PH}}$            | Proportional gain of current sharing controller       |
|------------------------|-------------------------------------------------------|
| K <sub>ResH</sub>      | Resonant gain of current sharing controller           |
| L                      | Inductance (H)                                        |
| $L_{f}$                | Output filter inductance (H)                          |
| L <sub>intj</sub>      | Interfacing inductance of $j^{th}$ inverter (H)       |
| $LPRat_l$              | <i>l</i> <sup>th</sup> load active power ratio        |
| $LQRat_l$              | <i>l</i> <sup>th</sup> load reactive power ratio      |
| т                      | Frequency droop coefficient                           |
| n                      | Voltage droop coefficient                             |
| Ν                      | Number of parallel connected inverters                |
| $N_L$                  | Number of loops for voltage synchronization           |
| Р                      | Active power (W)                                      |
| $P_{\max}$             | Maximum active power (W)                              |
| $P_{j}$                | Output active power of $j^{th}$ inverter (W)          |
| $P_j^o$                | Rated active power of the $j^{th}$ inverter (W)       |
| $P_j^*$                | Active power reference of $j^{th}$ inverter (W)       |
| $P_{\Delta j}$         | Active power difference of $j^{th}$ inverter (W)      |
| $P_{aj} P_{bj} P_{cj}$ | Active power limits of the $j^{th}$ inverter (W)      |
| $P_{L_l}$              | Active power consumes by $l^{th}$ load (W)            |
| $r_{Pj}$ $r_{Qj}$      | Active and reactives power ratio of $j^{th}$ inverter |
| r <sub>PT</sub>        | Active power total ratio                              |
| $r_{QT}$               | Reactive power total ratio                            |
| R                      | Resistance (Ω)                                        |
| $R_{f}$                | Output filter resistance ( $\Omega$ )                 |
| S <sub>base</sub>      | Base apparent power (VA)                              |
| Т                      | Sampling period (s)                                   |
| $T_a, T_b, T_c, T_d$   | Power adjustment period (s)                           |
| $T_r$                  | Max time for power adjustment (s)                     |
| Q                      | Reactive power (VAr)                                  |
| $Q_{\max}$             | Maximum reactive power (VAr)                          |
| $Q_{j}$                | Output reactive power of $j^{th}$ inverter (VAr)      |

| $Q^o_j$                                                      | Rated reactive power of the $j^{th}$ inverter (VAr)           |
|--------------------------------------------------------------|---------------------------------------------------------------|
| $Q_j^*$                                                      | Reactive power reference of $j^{th}$ inverter (VAr)           |
| $Q_{\scriptscriptstyle \Delta j}$                            | Reactive power difference of $j^{th}$ inverter (VAr)          |
| $Q_{aj},Q_{bj},Q_{cj}$                                       | Reactive power limits of the $j^{th}$ inverter (VAr)          |
| $Q_{L_l}$                                                    | Reactive power consumes by $l^{th}$ load (VAr)                |
| $v_i^*, V^*$                                                 | Reference voltage (V)                                         |
| V                                                            | Load bus voltage (V)                                          |
| $V_{dc}$                                                     | Dc voltage (V)                                                |
| $V_{base}$                                                   | Base voltage (V)                                              |
| $V_{pcc}$                                                    | Point of common coupling voltage (V)                          |
| $V_{\it diff}$                                               | Voltage difference (V)                                        |
| $\mathcal{O}_{o}$                                            | Rated frequency (rad/s)                                       |
| $\omega_{c}$                                                 | Cut off frequency of proportional-resonant controller (rad/s) |
| $\Delta \omega$                                              | Maximum allowable output voltage frequency deviation (rad/s)  |
| X                                                            | Reactance $(\Omega)$                                          |
| Ζ                                                            | Magnitude of system impedance                                 |
| $Z_{j}$                                                      | Output impedance of $j^{th}$ inverter ( $\Omega$ )            |
| $Z_{lj}$                                                     | Line impedance of $j^{th}$ inverter ( $\Omega$ )              |
| $ar{Z}_{_k}$                                                 | System impedance of $k^{th}$ inverter ( $\Omega$ )            |
| $Z_{L}$                                                      | Load impedance $(\Omega)$                                     |
| $Z_{linej}$                                                  | Line impedance of $j^{th}$ inverter ( $\Omega$ )              |
| $\alpha, \phi, \delta$                                       | Power angle (°)                                               |
| $\Delta \alpha_{xj}, \Delta \alpha_{yj}, \Delta \alpha_{zj}$ | Adjustment angles for the $j^{th}$ inverter (°)               |
| $\theta$                                                     | Phase of system impedance (°)                                 |

### List of Abbreviations

| ac   | Alternating Current                   |  |  |  |
|------|---------------------------------------|--|--|--|
| ADC  | Analogue to Digital Converter         |  |  |  |
| CAN  | Communication Area Network            |  |  |  |
| CHP  | Combined Heat and Power               |  |  |  |
| dc   | Direct Current                        |  |  |  |
| DG   | Distributed Generation                |  |  |  |
| DSP  | Digital Signal Processor              |  |  |  |
| IACS | Instantaneous Average Current Sharing |  |  |  |
| IGBT | Insulated Gate Bipolar Transistor     |  |  |  |
| IP   | Internet Protocol                     |  |  |  |
| PCC  | Point of Common Coupling              |  |  |  |
| PI   | Proportional-Integral                 |  |  |  |
| PR   | Proportional-Resonant                 |  |  |  |
| PSO  | Particle Swarm Optimization           |  |  |  |
| PV   | Photovoltaic                          |  |  |  |
| PWM  | Pulse Width Modulation                |  |  |  |
| RVG  | Reference Voltage Generator           |  |  |  |
| SCU  | Synchronization Control Unit          |  |  |  |
| SPWM | Sinusoidal Pulse Width Modulation     |  |  |  |
| ТСР  | Transmission Control Protocol         |  |  |  |
| THD  | Total Harmonics Distortion            |  |  |  |
| UK   | United Kingdom                        |  |  |  |
| UPS  | Uninterruptible Power Supplies        |  |  |  |
| VSI  | Voltage Source Inverter               |  |  |  |
| 3C   | Circular Chain Control                |  |  |  |

### Preface

Distributed generation (DG) technology has been developing fast in many countries due to the availability of different energy resources such as photovoltaic panels, fuel cells, and wind turbines. DG is usually managed in a more decentralized way through the concept of a microgrid. Microgrid technology is still new and developing so offers many research possibilities. The goal of this thesis is to develop a control technique to improve the power sharing, reduce the distribution power losses, and improve load voltage regulation in a DG based islanded microgrid. This thesis comprises of seven chapters:

Chapter one provides DG background, development, technologies, advantages and challenges. Then the microgrid concept is introduced followed by the problem statements and research objectives.

Chapter two presents a brief explanation on the inverter configuration and a detailed survey of parallel connected inverter control for island mode operation. Droop control and active load sharing control with their derivatives are presented.

Chapter three investigates ac power flow analysis for inverters under the effect of inductive, resistive and complex line impedance. Then a new circulating current definition for multiple parallel connected inverters connected to the same load bus is proposed.

Chapter four develops an advanced instantaneous average current sharing (IACS) scheme to improve the conventional IACS controller which performs poorly under line impedance mismatch. Two gain schedulers are added to the conventional IACS controller. A generalized model of a single-phase parallel connected inverter system is derived and used for voltage and current controller design and the parameter selection process.

Chapter five presents a new power sharing scheme for parallel connected inverters in an islanded microgrid. The technique requires low-bandwidth communication between the inverters and the central controller for active and reactive power information exchange. The proposed power sharing scheme outperforms conventional droop control as it has a faster dynamic response, better sharing of reactive power between inverters that have different line impedances, and has the ability to set the active and reactive power ratio for each inverter.

In Chapter six, the proposed power sharing scheme in Chapter five is optimized by modifying the power ratio calculation. A case study of a rural islanded microgrid that consists of 3 DGs and 8 loads (group of houses) is presented. The distance between each DG to each load and the ratio of power consumed by each load to the total load are taken into consideration for power ratio calculation in the central controller. As a result, the optimized power sharing scheme is able to reduce the distribution power losses and improve load voltage regulation.

Finally, Chapter seven concludes the thesis, presents the author's contribution and suggests possible future research.

### Chapter 1

### Introduction

Electricity services have been predominantly served by the centralized power system that consists of generation, transmission and distribution systems. However in recent years, the concept of distributed generation has attracted huge interest amongst energy policy makers, electric power system planners, operators, and developers [1.1]. There are several reasons for this interest. First, due to the global warming, many governments decided to increase the use of renewable energy to reduce the green-house gas emission. Secondly, overall energy efficiency can be increased by using the cogeneration or combined heat and power (CHP) scheme. In addition, on-site power generation may provide higher power reliability and security for industries that require uninterrupted service [1.2].

#### **1.1 Distributed generation**

Distributed generation (DG) sometimes called embedded generation generally refers to the generation of electricity at a smaller scale and can be stand alone to supply local loads or connected to distribution network for both supplying local loads and exporting excess energy. It is mostly connected to the low or medium voltage grid but a few large DGs can be connected to the bus bars of the high voltage grid as in Figure 1.1. DG power capacity can range from a few kW to several hundreds of MW [1.2].



Figure 1.1 Connection of DG to existing transmission and distribution networks.

#### 1.1.1 Background and development of DG

Previously, when the electricity coverage and demand were low, electricity supply system generators were built close to the load they were connected and only a simple connection was used for the load connection. This distributed approach was revised when the demand for electricity increased and electricity became a commercial alternative for the old energy systems such as hydraulics, direct heating, and steam. The centralized approach proved to be economically feasible and replaced the old distributed generation system [1.3].

In United Kingdom (UK), the strive for cheaper electricity in the 1920s and 1930s after the First World War lead to the creation of the National Grid in 1935. A 132 kV grid was built and completed the year after. There are 7 grid areas for the UK with the control centres located at Newcastle, Leeds, Manchester, Birmingham, Bristol, London, and Glasgow. All these grid areas were coupled together unofficially in 1937 and was proven to be productive, offering many benefits (e.g., sharing peak load coverage and backup power). This integrated electricity grid system has enhanced the overall security of the electricity supply as well as reduced the cost of generating electricity [1.4].

After the Second World War, the demand for electricity increased and the existing grids were not sufficient so the 275kV and 400kV super grids were built in the 1950s and 60s to support the ever increasing demand. Then, until the 1990s, the number of large power stations increased and most were built at remote locations or near the fuel sources. This centralized approach, although offering several disadvantages (e.g., transmission and distribution costs, energy efficiency), was preferred because these disadvantages outweighed the huge economies gained by building larger power plants.

The privatisation of the electrical utilities announced in 1988 and implemented in 1990, introduced newcomers to the generation industry, sparking competition among energy companies [1.5]. They realised opportunities in smaller scale DGs due to the following developments: First, the change in policy allowing gas to be used as a fuel for power generation and the availability of cheap gas from the North Sea introduced the use of Combined Cycle Gas Turbines which shifts the trend towards generation using natural gas. Second, the financial incentives introduced by the government to

encourage the development of renewable generation, and finally there was growing interest in the area of cogeneration.

Nowadays, advancements in designs and component materials related to DG such as photovoltaic panels, micro-turbines, digital control, remote monitoring equipment etc., have increased the range of applications and opportunities for modern DG. These advance technologies together with restructuring of wholesale and retail markets for electric power also opened the possibility to have energy system that give more freedom for customers to manage their own power to meet their own needs [1.6].

#### 1.1.2 Type of DG

There are now many DG technologies available. Some are already established and tested but others are new and under development. DG technologies include photovoltaic, wind power, fuel cells, bio fuels, hydropower and cogeneration.

Briefly the concept, advantages, challenges, applications and examples of the mentioned DG technologies are listed in Table 1.1.

#### **1.1.3 DG advantages**

DG technology in general promises several advantages and some are now briefly discussed.

#### a) Increased electric system reliability

Electric system reliability is a measure of the system's ability to meet the electricity needs of customers. A traditional approach of achieving a reliable system is to have enough redundancy to ensure continuous operation when failures occur to the transmission line or the main generators. DG can supplement this by supporting local voltage level, supplying power during peak periods, and avoiding power outages that can occur due to excessive load demand [1.6]. Additionally, DG can indirectly reduce stress on grid components by preventing them from operating near their rating, hence reducing equipment failure and power outage frequency [1.7].

#### b) Power quality improvement

Customers, especially business operations, are concerned about power quality because it can damage the electronic components in equipment and appliances. Some power quality problems originate from utility distribution systems but most are often local problems. The best way to deal with them is through a local solution using local sources of active and reactive powers [1.8]. DG can be used to address this issue by providing voltage regulation support, harmonic control, continuous power for sensitive loads, and power factor correction [1.9].

#### c) Reduction of peak power requirement

The addition of DG to the grid network reduces the peak power requirement. This affects capital investment as investment decisions on new plant and equipment in the power industry usually depends on the peak power requirement. This reduction indirectly reduces the costs of electricity because acquisition of power from the most expensive power plants can be minimized. It also minimizes maintenance costs by reducing the wear and tear of electrical delivery equipment [1.6].

#### d) Reduce transmission and distribution losses

Transmission and distribution losses are a major disadvantage of a centralized power structure. DG is normally located at the customer site so there will only be small transmission and distribution losses. The location, DG rating, and operating power factor should be taken into consideration to achieve optimum distribution loss reduction [1.10].

#### e) Environmental friendly

Global warming has raised awareness worldwide about the importance of cleaner energy. Environmental concerns are the main motivating factors for the increased DG usage in Europe. DG technologies primarily use renewable energy (e.g., wind, solar, hydro, etc.) which significantly reduces greenhouse gas emissions [1.11]. It also promotes the efficient use of energy for electricity and heat production (e.g., CHP).

| Technology                   | Concept                                                                                                                                                                     | Advantages                                                                                                                                                                               | Challenges                                                         | Application                                             | Example                                                                  |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------|
| Photovoltaic                 | Direct conversion of solar                                                                                                                                                  | No pollution     Low efficiency                                                                                                                                                          |                                                                    | Off-grid application                                    | Powering remote village                                                  |
| (PV)                         | radiation to electricity using                                                                                                                                              | <ul> <li>Ideal for remote<br/>application</li> <li>No moving parts</li> <li>Low operating cost</li> <li>(12-20 %)</li> <li>High capital cost</li> <li>Intermittent<br/>output</li> </ul> | <ul><li>(12-20 %)</li><li>High capital cost</li></ul>              | Grid connection                                         | Import & export power to utility grid                                    |
| Ref: [1.12-14]               | photoelectric materials                                                                                                                                                     |                                                                                                                                                                                          |                                                                    | Building integrated PV                                  | Roofing, wall and glazing system                                         |
|                              |                                                                                                                                                                             |                                                                                                                                                                                          | Hybrid power system                                                | Combination of PV, wind, diesel generator and batteries |                                                                          |
| Wind Power<br>Ref: [1.15-17] | Conversion of wind energy to<br>mechanical energy• Small footprint<br>• No greenhouse• Wind capacity<br>variationStand-alone                                                |                                                                                                                                                                                          | Stand-alone device                                                 | Water pumping or battery charging in rural area         |                                                                          |
|                              |                                                                                                                                                                             | <ul><li>Ito greenhouse pollution</li><li>Ideal for remote application</li></ul>                                                                                                          | • Noise pollution                                                  | Grid connection                                         | Wind farm                                                                |
|                              |                                                                                                                                                                             |                                                                                                                                                                                          | <ul><li>Visual impact</li><li>Wildlife impact</li></ul>            | Hybrid power system                                     | Small turbines connected with diesel generators, batteries and PV system |
| Fuel CellIIRef: [1.18-20]a   | Device that allows hydrogen<br>and oxygen to be combined                                                                                                                    | • High efficiency conversion                                                                                                                                                             | • High cost                                                        | Grid connection                                         | Ensuring continuity of supply in the event of grid failure               |
|                              | electrolysis process)                                                                                                                                                       | <ul><li> Quite operation</li><li> High power density</li></ul>                                                                                                                           |                                                                    | Transportation                                          | Zero emission vehicle                                                    |
| Biofuel<br>Ref: [1.21, 22]   | Plant matter and its<br>derivative are used as solid<br>fuel or converted into liquid<br>or gaseous forms for the<br>production of electricity,<br>heat, chemicals or fuels | <ul><li>Low emission level</li><li>Cheaper than fossil fuel</li></ul>                                                                                                                    | • Environmental<br>impact in the<br>process of<br>making biofuels  | Electricity generation                                  | Small size electrical power stations (<30MW)                             |
| Hydropower<br>Ref: [1.23-25] | Convert kinetic energy of water to electricity                                                                                                                              | <ul><li>High efficiency</li><li>Source freely available</li><li>Low cost per kilowatt</li></ul>                                                                                          | <ul><li> The impact on environment</li><li> Limited site</li></ul> | Electricity generation                                  | Small hydroelectric power plant                                          |
| CHP<br>Ref: [1.26-28]        | System that generate<br>electricity and heat in a single<br>process                                                                                                         | • High fuel conversion<br>efficiencies (around<br>60% - 80%)                                                                                                                             | • High capital and maintenance cost                                | Electricity generation                                  | CHP Plant                                                                |

### Table 1.1 DG technologies

#### **1.1.4 DG challenges**

Although there are advantages of DG, there are also some disadvantages that need to be taken into consideration, such as high capital cost, controller complexity, power quality issues, protection, and safety concern.

#### a) High capital cost

One of the key issues that holds back DG mass expansion is high capital cost. For the projected period 2008 to 2035, most DG technologies other than hydroelectricity cannot economically compete with traditional fossil fuels (natural gas and coal) except in a few regions. However, some DG technologies such as solar power can be economical where electricity prices are relatively high or when there is government incentive. In most cases, the primary economic motivation for the construction of DG facilities always comes from government policies or incentives [1.29]. Table 1.2 compares power plant capital cost among several power plants technologies. The capital cost includes the civil and structural costs, mechanical equipment supply and installation, electrical and instrumentation control, project indirect costs and owners costs. From this table, in general, the capital cost to build renewable energy plants is higher than that for natural gas plant. However there has been a huge reduction in capital cost for onshore wind and solar PV plants. In the near future they can possibly match the price for natural gas plant.

| Power plant technologies   | 2012 Price<br>(\$/kW) | 2010 Price<br>(\$/kW) | Difference<br>(%) |
|----------------------------|-----------------------|-----------------------|-------------------|
| Coal (Dual Unit APCCCS*)   | 4,724                 | 4,760                 | -1                |
| Natural Gas (ACT**)        | 676                   | 691                   | -2                |
| Nuclear                    | 5,530                 | 5,546                 | 0                 |
| Fuel Cells                 | 7,108                 | 7,105                 | 0                 |
| Biomass (Combined Cycle)   | 8,180                 | 8,205                 | 0                 |
| Onshore Wind               | 2,213                 | 2,534                 | -13               |
| Offshore Wind              | 6,230                 | 6,211                 | 0                 |
| Solar Thermal              | 5,067                 | 4,877                 | 4                 |
| Solar PV (150 MW)          | 3,873                 | 4,943                 | -22               |
| Geothermal-Dual Flash      | 6,243                 | 5,798                 | 8                 |
| Municipal Solid Waste      | 8,312                 | 8,557                 | -3                |
| Conventional Hydroelectric | 2,936                 | 3,197                 | -8                |

Table 1.2 Power plant capital cost estimation [1.30]

\*APCCCS - Advanced pulverized coal with carbon capture and sequestration

\*\*ACT - Advanced Combustion Turbine

Chapter 1: Introduction

#### b) Control complexity

With the use of power electronics as an interfacing unit to the grid, controller implementation can be complex especially when coordination is required among parallel connected DGs. As coordination and control of DG are relatively new areas, there is no established standard and a lack of technical experience in addressing operational issues involving a large number of plug-and-play micro sources [1.31].

#### c) Power quality

Without a proper control of DG connected to grid, power quality might be affected. In terms of voltage level, connecting a huge number of DGs to a distribution network can force the voltage level to exceed the voltage level threshold. This can occur if the DG capacity exceeds the required load while the upstream voltage at the substation is held near the maximum allowable level. DG with some fluctuation in output power (e.g., wind turbine due to mechanical fluctuation) combined with insufficient energy storage devices to smooth this out, can cause power system flicker [1.32]. DG can also affect the system frequency if poorly controlled. This will put a burden on the grid operator to maintain the system frequency [1.33].

#### d) Protection

With the increased number of DG, it is possible for power to flow in bi-directionally, hence new protection schemes are needed to facilitate this issue. Some of the required protection that should be considered are [1.34]:

- DG should be disconnected from the utility grid when no longer operating in parallel
- Protection of the utility grid from damage caused by DG plants and vice versa.
- To prevent unnecessary trips, all protective relays should be coordinated.

#### e) Safety

Connecting DG to a distribution network introduces a source of energy at a point where previously there may not have been a source. When a fault occurs on the distribution network and the DG operators fails to detect and disconnect the DG from the main grid, a safety risk is created to the maintenance personnel who undertake repair work. [1.35].

#### 1.2 Microgrid

Microgrid is defined as a system that has at least one DG, energy storage devices and associated loads [1.36]. The individual DG equipped with a power electronic interface and controller is collectively called DG unit. Microgrid technology can offer improved service reliability, better economics, and reduced dependency on the local utility [1.37]. It can be classified into two categories, namely a grid connected microgrid and an isolated microgrid.

#### 1.2.1 Grid connected microgrid

This type of microgrid is usually connected to the main grid (grid connected mode) through a static transfer switch as shown in Figure 1.2 (a). However under certain circumstances such as fault or disturbance occurrences in the main grid, it can be disconnected and operate in island mode. This disconnection stage is usually called the islanding process. Each mode has different control objectives. In the grid connected mode, each DG in the microgrid does not have to regulate the voltage of the system as this is done by the stiffer mains grid. In this mode, the DG has to inject appropriate currents and acts as sources of active and reactive powers. Within this mode, with a proper control, DG can provide ancillary services to the main power system, improve voltage and power quality supplied to local customers, and sustaining stable operation of the power system [1.2]. In contrast, in island mode, DGs are responsible for regulating the voltage and frequency in the microgrid and supply power to meet the local loads requirements with acceptable power quality.

#### **1.2.2 Isolated microgrid**

An isolated microgrid (also known as a remote microgrid) can be defined as a downsize version of a large scale utility grid. The typical isolated microgrid is shown in Figure 1.2 (b). DG in this microgrid has to regulate the voltage amplitude and frequency of the system and all load power demands have to be supplied by the DG. This standalone microgrid is suitable for supplying power to rural areas where power demand is relatively low and it is not cost effective to install transmission lines and supply the power from the main grid [1.38].



Figure 1.2 Microgrid: (a) grid connected microgrid and (b) isolated microgrid.

#### **1.3 Problem statement**

The concept of DG has emerged as an alternative to conventional power systems due to the availability and technological advancement of different kinds of energy resources such as photovoltaic panels, fuel cells, and wind turbines [1.39]. With the advantages of this generation concept, it has become a regular choice for electric utility planners when catering for ever increasing load demands and for providing customers with a reliable power. DG is usually managed in a more decentralized way through the concept of a microgrid [1.36].

In microgrid control, system line impedance, whether inductive, resistive or a combination of both, plays an important role in determining the control approach since it affects the system power flow. Normally power flow analysis is based on inductive or resistive line impedance but few researchers consider power flow analysis with a complex line impedance. Control parameters are usually tuned for a specific microgrid configuration and line impedance condition. However it is more convenient to have robust control that can adapt to changes in line impedance and system parameters.

Most researches in the low voltage microgrid control area focus on improving the power quality (voltage and frequency regulation, harmonics, etc.) and power sharing. There is no interest in the power loss aspect as this is usually not significant and can be neglected. However with increasing DG power capacity and for applications such as rural isolated microgrids, where houses are located several miles from DG sources, power loss can be a significant problem. So it is interesting to explore the possibility of adapting a strategy in a microgrid control system that achieves good power sharing performance as well as minimizing the power loss.

#### **1.4 Research objectives**

In this research, power sharing aspects of parallel inverter operation in an island microgrid is investigated and the main research objectives are:

- To study the impact of line impedance on power sharing;
- To investigate the circulating current phenomenon in parallel inverter connection;
- To propose a control technique to improve power sharing performance; and
- To find an optimized power sharing ratio among parallel inverters to minimize transmission losses and improve load voltage regulation in rural islanded microgrid applications.

#### **1.5** Scope of the research

In this research, the following assumptions are used:

- Stiff dc link
- Conventional two-level inverter topology
- Power device switching loss is neglected
- For three phase system, the loads are balanced.

#### **1.6** Scope of thesis

The thesis is organized in 7 chapters

- Chapter 2 presents single and three phase inverter topologies. It also covers a detail literature review of existing control techniques proposed by researchers for standalone parallel connected inverters. The control techniques can be classified into two main categories: droop control and active load sharing.
- In Chapter 3, ac power flow analyses of an inverter system connected to a common ac bus through resistive, inductive and complex line impedances are investigated. For each line impedance case, the effect of the inverter's output voltage power angle and amplitude on active and reactive power flow are investigated. In the second part of the chapter, the circulating current phenomenon in a parallel inverter system is investigated.
- In Chapter 4 an improved instantaneous average current sharing controller is proposed for a single phase system. The gain scheduling technique is adapted in the proposed scheme.
- Chapter 5 presents a new control scheme that permits arbitrary power sharing between parallel connected inverters in a microgrid operating in island mode. The scheme processes the active and reactive output power information from all the inverters in a central controller that calculates the set-points for each inverter, based on the desired ratios of their output powers.
- In Chapter 6, the power sharing scheme proposed in Chapter 5 is expanded by adding a power ratio calculation that optimizes inverter operation of distributed generation in a rural isolated microgrid. Parallel connected inverters operation with the calculated power ratio ensures minimum transmission loss in an islanded microgrid.
- Chapter 7 presents the general conclusions and some recommendations for future research.

#### References

- [1.1] D. Tagare, *Electricity Power Generation: The Changing Dimensions*: Wiley, 2011.
- [1.2] N. Jenkins, J. B. Ekanayake, and G. Strbac, *Distributed Generation*: The Institution of Engineering and Technology, 2010.
- [1.3] A. M. Borbely and J. F. Kreider, *Distributed Generation : The Power Paradigm for the New Millennium*: CRC Press, 2001.
- [1.4] (2010). Grid @ 75. Available: http://www.nationalgrid75.com/index.php
- [1.5] IET. (2006), IET Factfiles : Distributed Generation. Available: <u>http://www.theiet.org/factfiles/energy/dist-gen-page.cfm</u>
- [1.6] U. S. D. o. Energy, "The Potential Benefits of Distributed Generation and Rate-Related Issues that may Impede Their Expension," 2007.
- [1.7] T. E. McDermott and R. C. Dugan, "PQ, reliability and DG," *Industry Applications Magazine, IEEE*, vol. 9, pp. 17-23, 2003.
- [1.8] J. D. Kueck, B. J. Kirby, L. M. Tolbert, and D. T. Rizy. (2004, Tapping Distributed Energy Resources. Available: <u>http://www.ornl.gov/sci/decc/Papers/Voltage%20Regulation%20(Public%20</u> Fortnightly).pdf
- [1.9] B. Kroposki, C. Pink, R. DeBlasio, H. Thomas, M. Simoes, and P. K. Sen, "Benefits of Power Electronic Interfaces for Distributed Energy Systems," *Energy Conversion, IEEE Transactions on*, vol. 25, pp. 901-908, 2010.
- [1.10] P. Chiradeja, "Benefit of Distributed Generation: A Line Loss Reduction Analysis," in *Transmission and Distribution Conference and Exhibition: Asia and Pacific, 2005 IEEE/PES*, 2005, pp. 1-5.
- [1.11] S. R. Bull, "Renewable energy today and tomorrow," *Proceedings of the IEEE*, vol. 89, pp. 1216-1226, 2001.
- [1.12] S. J. Chiang, K. T. Chang, and C. Y. Yen, "Residential photovoltaic energy storage system," *Industrial Electronics, IEEE Transactions on*, vol. 45, pp. 385-394, 1998.
- [1.13] E. F. M. Kheswa and I. E. Davidson, "Model of a photovoltaic fuel-cell generator," in AFRICON, 2004. 7th AFRICON Conference in Africa, 2004, pp. 735-739 Vol.2.
- [1.14] M. A. Elgendy, B. Zahawi, and D. J. Atkinson, "Assessment of Perturb and Observe MPPT Algorithm Implementation Techniques for PV Pumping Applications," *Sustainable Energy, IEEE Transactions on*, vol. 3, pp. 21-33, 2012.
- [1.15] Y. M. Attwa and E. F. El-Saadany, "Wind Based Distributed Generation; Uncertainties and Planning Obstacles," in *Power Engineering Society General Meeting*, 2007. IEEE, 2007, pp. 1-5.
- [1.16] B. Meyer, "Distributed Generation: towards an effective contribution to power system security," in *Power Engineering Society General Meeting*, 2007. *IEEE*, 2007, pp. 1-6.
- [1.17] W. Licun, W. Jing, W. Xudong, and Z. Xianming, "The development and prospect of offshore wind power technology in the world," in *World Non*-

*Grid-Connected Wind Power and Energy Conference, 2009. WNWEC 2009, 2009, pp. 1-4.* 

- [1.18] M. L. Doumbia, K. Agbossou, and M. Dostie, "Power Transfer Analysis in a Utility-Interconnected Fuel Cell Distributed Generator," in *IEEE Industrial Electronics, IECON 2006 - 32nd Annual Conference on*, 2006, pp. 4331-4336.
- [1.19] H. Xinhong, Z. Zhihao, and J. Jin, "Fuel Cell Technology for Distributed Generation: An Overview," in *Industrial Electronics*, 2006 IEEE International Symposium on, 2006, pp. 1613-1618.
- [1.20] F. Blaabjerg, C. Zhe, and S. B. Kjaer, "Power electronics as efficient interface in dispersed power generation systems," *Power Electronics, IEEE Transactions on*, vol. 19, pp. 1184-1194, 2004.
- [1.21] Y. Qiang, W. Anjian, Y. Wenjia, and W. Lili, "Development Strategies of Biofuel in China," in *Energy and Environment Technology*, 2009. ICEET '09. International Conference on, 2009, pp. 588-593.
- [1.22] L. Gaillard, P. Robert, and J. Rietzler, "Biofuel development in the Lao PDR: Baseline assessment and policy evaluation," in *Energy and Sustainable Development: Issues and Strategies (ESD), 2010 Proceedings of the International Conference on*, 2010, pp. 1-13.
- [1.23] X. Yaosuo, C. Liuchen, and J. Meng, "Dispatchable Distributed Generation Network - A New Concept to Advance DG Technologies," in *Power Engineering Society General Meeting*, 2007. *IEEE*, 2007, pp. 1-5.
- [1.24] L. Zhaohui, A. Youzhong, and S. Huixuan, "Optimal Maintenance Information System of Gezhouba Hydro Power Plant," in *Power Engineering Society General Meeting*, 2007. *IEEE*, 2007, pp. 1-5.
- [1.25] J. Arai, K. Iba, T. Funabashi, Y. Nakanishi, K. Koyanagi, and R. Yokoyama, "Power electronics and its applications to renewable energy in Japan," *Circuits and Systems Magazine, IEEE*, vol. 8, pp. 52-66, 2008.
- [1.26] J. Wood, *Local Energy: Distributed Generation of Heat and Power:* Institution of Engineering and Technology, 2008.
- [1.27] C. Xiarnay, H. Asano, S. Papathanassiou, and G. Strbac, "Policymaking for microgrids," *Power and Energy Magazine*, *IEEE*, vol. 6, pp. 66-77, 2008.
- [1.28] A. K. Basu, S. Chowdhury, and S. P. Chowdhury, "Impact of Strategic Deployment of CHP-Based DERs on Microgrid Reliability," *Power Delivery*, *IEEE Transactions on*, vol. 25, pp. 1697-1705, 2010.
- [1.29] U. EIA, "International Energy Outlook 2011," US Energy Information Administration, 2011.
- [1.30] U. EIA, "Updated Capital Cost Estimates for Utility Scale Electricity Generating Plants (April 2013)," US Energy Information Administration, 2013.
- [1.31] S. P. Chowdhury and P. Crossley, *Microgrids and Active Distribution Networks*: The Institution of Engineering and Technology, 2009.
- [1.32] U. N. Khan, "Distributed Generation and Power Quality," in *International Conference on Environment and Electrical Engineering, Karpacz, Poland*, 2009.
- [1.33] G. Pepermans, J. Driesen, D. Haeseldonckx, R. Belmans, and W. D'haeseleer, "Distributed generation: definition, benefits and issues," *Energy policy*, vol. 33, pp. 787-798, 2005.

- [1.34] P. Naisani, D. Tholomier, T. Yip, and G. J. Lloyd, "Protection of Distributed Generation (DG) interconnection," in *Protective Relay Engineers*, 2010 63rd Annual Conference for, 2010, pp. 1-17.
- [1.35] M. H. Bollen and F. Hassan, *Integration of Distributed Generation in the Power System*: Wiley, 2011.
- [1.36] N. Hatziargyriou, H. Asano, R. Iravani, and C. Marnay, "Microgrids," *Power* and Energy Magazine, IEEE, vol. 5, pp. 78-94, 2007.
- [1.37] B. Kroposki, R. Lasseter, T. Ise, S. Morozumi, S. Papatlianassiou, and N. Hatziargyriou, "Making microgrids work," *Power and Energy Magazine*, *IEEE*, vol. 6, pp. 40-53, 2008.
- [1.38] J. Driesen and F. Katiraei, "Design for distributed energy resources," *Power* and Energy Magazine, IEEE, vol. 6, pp. 30-40, 2008.
- [1.39] J. M. Guerrero, F. Blaabjerg, T. Zhelev, K. Hemmes, E. Monmasson, S. Jemei, M. P. Comech, R. Granadino, and J. I. Frau, "Distributed Generation: Toward a New Energy Paradigm," *Industrial Electronics Magazine, IEEE*, vol. 4, pp. 52-64, 2010.

### **Chapter 2**

### **Inverter Configurations and Control Techniques**

This chapter presents some inverter connected configurations and a detailed survey of various control techniques used for inverter parallel connection in a microgrid. For the inverter configuration, single and three phase inverter configurations are presented and their features are discussed. For the control techniques, a survey of different control techniques with and without a communication link and their advantages and disadvantages are discussed.

### 2.1 Inverter configurations

Inverter is a power switching device to convert a dc input voltage/current to an ac output voltage/current. The ac output voltage amplitude, phase and frequency can be fixed or variable [2.1].

#### 2.1.1 Single-phase inverters

A typical single phase H-bridge voltage source inverter (VSI) is shown in Figure 2.1. It consists of four power semiconductor devices (with fast recovery diodes). With proper switching,  $+V_{dc}$  and  $-V_{dc}$  can be applied across the output terminals. This inverter configuration is suitable for uninterruptible power supply (UPS), static VAR compensator, active filter, and as an interface for small DG (solar panels, fuel cells, wind turbines, etc).



Figure 2.1 Single phase H-bridge inverter.

#### 2.1.2 Three-phase inverters

A three phase VSI can be classified by the number of output terminals. Common three-phase inverter configurations used are as follows.

#### a) Three-phase three-wire configuration

The three-phase three-wire arrangement shown in Figure 2.2 (a) is the classical threephase inverter configuration. It is suitable for applications such as adjustable speed drive, UPS and flexible alternating current transmission system (FACTS). For power system supply application such as on a low voltage distribution network that normally consists of single-phase loads, a neutral wire is required. In this case a  $\Delta/Y$ transformer can be used. The transformer leakage inductance can function as filter inductance. The use of a transformer gives advantages in term of isolation from the main grid and the ability to block any dc component. However it is heavy, bulky and costly.

#### b) Three-phase four-wire – split dc configuration

The three-phase four-wire with a split dc source configuration [2.2-4] is shown in Figure 2.2 (b). The dc link capacitor is split into two capacitors and no inductor (for filtering) is needed in the neutral line as there is no neutral switching action. With this configuration, each phase can be controlled separately thus making current control easy. However there are two issues with this configuration, namely, first, unbalanced voltage of the two dc bus capacitors and second, voltage ripple due to currents flowing in the neutral line. Mid-point control schemes have been proposed in [2.4] to solve the first problem by adding a half-bridge chopper with PI or hysteresis current control to feed current to the mid-point of the split dc-bus. The second problem can be solved by using large capacitors but this is expensive.

#### *c) Three-phase four-wire – four-legged inverter configuration*

The four-leg inverter configuration is shown in Figure 2.2 (c). It utilizes two extra switches to accommodate the fourth wire. Three-dimensional space vector modulation [2.5, 6] and modified hysteresis current control [2.7] among others can be used to control this inverter configuration.

The addition of the two switches doubles the number of practical switching states (compared to normal space vector modulation) and increases current control complexity. This configuration also possess an electromagnetic compatibility problem as switching of the fourth wire produces voltage ripple across any parasitic capacitance, causing a common mode current [2.8]. The detail performance comparison of split dc capacitor and four-legged inverter configurations is presented in [2.9].



Figure 2.2 Three-phase inverter configurations: (a) three-phase three-wire, (b) three-phase four-wire split dc and (c) three-phase four-wire four-legged inverter.

### 2.2 Parallel connected inverter control for island mode operation

In island mode microgrid operation, the inverter main objectives are to regulate the microgrid voltage (amplitude and frequency) and supply the required current needed by arbitrarily varying loads. Another important control aspect is to ensure that the loads are shared properly between inverters while minimizing any circulating current in the system. In general, the control techniques for parallel operation of inverters can be divided into two categories: i) droop control techniques and ii) active load sharing techniques.

#### 2.2.1 Droop control

A well-established control method is frequency and voltage droop [2.10, 11]. This technique tries to mimic the parallel operation of a large scale power system that droops the frequency of the ac generator when its output power increases. By using an inverter, the frequency and amplitude of the output voltage can be controlled independently. To achieve the required power sharing, the droop technique makes tight adjustments over the inverter output voltage frequency and amplitude, as a power-dependent function, to compensate for active and reactive power imbalance. Many researchers have focused on improving the droop control method for DG applications. They proposed modified droop [2.12-19], adaptive droop [2.20-25], combined droop [2.26-28], networked droop [2.29, 30] and hierarchical droop [2.31-34] control schemes. The droop techniques are summarized in Table 2.1, Table 2.2 and Table 2.3.

#### a) Conventional droop

Conventional droop control [2.10, 11] is deduced from the assumption of a purely inductive line impedance, X. The equivalent per-phase model of an inverter connected to point of common coupling (PCC) bus is shown in Figure 2.3 (a) while the phasor diagram is shown in Figure 2.3 (b). In an inductive system, the per-phase active and reactive powers (P and Q) injected to the PCC bus from the inverter are:

$$P = \frac{EV \sin \alpha}{X} \qquad Q = \frac{EV \cos \alpha - V^2}{X}$$
(2.1)


Figure 2.3 Inverter connected to PCC bus: (a) Equivalent per-phase model and (b) phasor diagram.

Based on (2.1), and with the assumption that the power angle  $\alpha$  is very small (sin  $\alpha \approx \alpha$  and cos  $\alpha$ =1) active power injected from the inverter to the PCC bus is mainly influenced by  $\alpha$ . On the other hand, the reactive power is mostly affected by the amplitude difference (*E-V*). The inverter output voltage phase can be changed indirectly by changing the output voltage frequency. Consequently, the frequency droop and output voltage droop can be used to control the inverter output power. The conventional droop control scheme block diagram is shown in Figure 2.4 (a). Figure 2.4 parts (b) and (c) show the *P*- $\omega$  droop and *Q*-*E* droop characteristics of two inverters with different power rating respectively. The droop characteristic for each inverter can be expressed as

$$\omega_i = \omega_o - m_i P_i \tag{2.2}$$

$$E_i = E_o - n_i Q_i \tag{2.3}$$

where  $P_i$ ,  $Q_i$ ,  $m_i$  and  $n_i$  are the actual active power output, actual reactive power output, frequency droop coefficient and voltage droop coefficient of  $i^{th}$  inverter respectively.  $\omega_o$  and  $E_o$  are the rated frequency and rated voltage amplitude respectively.

The frequency and voltage droop coefficient are:

$$m_i = \frac{\Delta \omega}{P_{i\max}} \tag{2.4}$$

$$n_i = \frac{\Delta E}{Q_{i\max}} \tag{2.5}$$

where  $P_{i\max}$ ,  $Q_{i\max}$  are the maximum active and reactive powers that can be supplied by the *i*<sup>th</sup> inverter and  $\Delta \omega$  and  $\Delta E$  are the maximum allowable output voltage frequency and amplitude deviation respectively.

It can be seen from Figure 2.4 parts (b) and (c) that, during steady state, which is the point when  $\omega_1 = \omega_2$  and  $E_1 = E_2$ , inverter 1 supplies  $P_1$  and  $Q_1$  while inverter 2 supplies  $P_2$  and  $Q_2$ . When the droop coefficients are increased, good power sharing can be achieved but at the expense of poor voltage regulation. So during the design process, a trade-off occurs when selecting a droop coefficient value.

The main advantage of the droop technique is no communication among parallel connected inverters is required thereby making it highly modular and reliable. However, there are several disadvantages of the conventional droop technique, such as:

- Load dependent frequency and amplitude deviations that induce poor performance in load voltage regulation
- Impedance mismatch will affect *P* and *Q* sharing
- Poor transient and hot swap performance



Figure 2.4 Conventional droop control scheme: (a) block diagram, (b)  $P-\omega$  droop and (c) Q-E droop.

# b) Modified droop

In order to enhance the dynamic performance of parallel connected inverters in DG systems, the authors in [2.12] proposed modified droop control by adding a supplemental transient droop characteristic to the conventional static droop approach. This technique is able to achieve good transient performance. However it is difficult to select a suitable coefficient for the derivative term in the supplemental droop equation. Droop control for resistive line impedance that uses *P*-*E* and *Q*- $\omega$  droops is presented in [2.13]. Angle droop instead of frequency droop was used in [2.14, 15]. This technique has better frequency regulation than the conventional droop technique. In [2.16], a modification of the droop equation and the addition of virtual

complex impedance to consider the effect of complex line impedance, has been presented. This technique achieves good current sharing and minimizes fundamental and harmonic circulating currents but Q sharing was not presented. Droop control with a derivative controller has been used [2.17]. It enhances power loop dynamics but simulation and experimentation do not consider transient cases. The authors in [2.18] proposed a modified droop equation by subtracting the rms of the measured voltage from the voltage set point. This technique compensates voltage drop due to the load and the droop effect. In [2.19], Q versus time rate of change of V droop with a voltage restoration function is proposed. It improves voltage amplitude regulation and Q sharing. Block diagrams for some modified droop controllers are shown in Figure 2.5.

### *c)* Adaptive droop

Several authors have proposed droop techniques with droop parameters that can be changed adaptively with operating conditions. In [2.20], the authors presented a static droop characteristic with an adaptive transient droop function that ensures active damping of power oscillations at different operating conditions. However, it was not verified experimentally. An impedance voltage drop estimation function with online reactive power offset estimation has been proposed in [2.21] which yield good P and Q sharing. But this strategy is complicated and sensitive to parameter tolerance. The authors in [2.22] proposed an algorithm to modify the droop constant based on the operating conditions. This technique is able to improve active power sharing but reactive power sharing performance was not presented. In [2.23], control parameters are adjusted to compromise between reactive power sharing and voltage regulation at the load buses. The optimal droop constants were predetermined by solving a system specific optimization problem. The same optimization based technique is presented in [2.24]. It selects optimized droop coefficients that are derived from the analysis of a small signal model. This technique yields stable microgrid operation but P and Q sharing performance is not presented. In [2.25], bifurcation theory is used in scheduling the droop parameters to improve voltage and frequency regulation. It produces stable operation in some cases but no hardware verification was presented.





### d) Combined droop

Several authors have proposed a combination of droop techniques with other techniques to improve performance. The authors in [2.26] combined the droop method and an average power control method. This technique requires low bandwidth communications but is able to improve the load sharing capability. In [2.27], particle swarm optimization (PSO) was used to optimize the droop constant and a robust controller with a double-layer PSO algorithm has been proposed for output voltage control. This technique yields good P and Q sharing but no hardware implementation was presented. The droop technique has been combined with an unbalance compensator in [2.28]. It produces good voltage unbalance compensation and compensation effort is properly shared between DGs but its implementation is complex.

### e) Networked droop

Some droop techniques use network communication to share information among parallel connected inverters to improve the performance of conventional droop control. In [2.29], the authors proposed an improved angle droop technique that uses web-based low bandwidth communications (shown in Figure 2.6 (a)) to share power angle information between all inverters in the microgrid. The power angle information from other inverters is used in making adjustments to each inverter's droop equation. This technique achieves good P sharing but Q sharing performance was not presented. The authors in [2.30] proposed the addition of a weighted power function with networked data, to conventional droop (shown in Figure 2.6 (b)) to improve power sharing. The first inverter sends its active and reactive powers to a slave inverter through a communication area network (CAN) bus. The second inverter processes this power information together with its own active and reactive powers to get weighted powers before being used by the droop controller. The authors claimed that this technique has superior load sharing performance compared to a droop-only method but no P or Q plots were presented as verification.



Figure 2.6 Networked droop (a) web based networked droop [2.29] and (b) weighted power function with networked data [2.30].

# *f) Hierarchical droop*

Droop techniques with hierarchical control have been proposed by several authors to improve power sharing and voltage regulation of the conventional droop technique. Local output voltage with power droop control is usually implemented as the first layer. In [2.31], secondary and tertiary controls were introduced to bring the deviated

voltage and frequency back to rated values and control the power flow respectively. This technique can be used both in ac and dc microgrids and produces good power sharing and voltage regulation. Communication is required between each inverter and the secondary controller. A block diagram for this controller is shown in Figure 2.7 (a).



Figure 2.7 Hierarchical droop (a) hierarchical control presented in [2.31] and (b) three layer control technique [2.32].

Three layer control is also proposed in [2.32]. Droop control is used in the first layer and a voltage deviation compensation function is used by second layer. Third layer is quasi-synchronization which ensures the inverter's voltage angle is close to that at the PCC. This technique requires measurement of the microgrid voltage for the second and third layers. It produces good P sharing with improved voltage regulation. However Q sharing performance was not presented. A block diagram for this controller is shown in Figure 2.7 (b). In [2.33], secondary control was applied to manage compensation of load bus voltage unbalance and harmonics, by sending proper control signals to the primary level. It enhances voltage quality and improves load sharing performance however it is not verified experimentally. Two layer control is been presented in [2.34]. Secondary control restores the frequency and amplitude deviations produced by the primary control (droop control). Low bandwidth communication is required between the secondary controller and each inverter. This technique achieves good power sharing performance with improved voltage amplitude and frequency regulation.

### 2.2.2 Active load sharing techniques

To achieve proper current sharing and voltage regulation in a parallel inverter connected system, some information is shared between the parallel connected inverters. The second kind of control scheme, collectively named active load sharing scheme, utilizes communication among parallel inverter modules [2.35]. These schemes employ different mechanisms to share information among the inverters. The reported active load sharing techniques can be classified as: master slave control [2.36-43], circular chain control [2.44, 45], centralized control [2.46], average current sharing control [2.47-52], and average power sharing control [2.53]. Most of these control techniques are used in UPS application but some can be applied to DG applications. The characteristics, advantages and disadvantages of these control techniques are summarized in Table 2.4 and Table 2.5.

### *a) Master slave control* [2.36-39, 41-43]

In master slave control (shown in Figure 2.8), the master inverter regulates the voltage and frequency and other inverters become slaves. In other words, the master module acts as a voltage source while the slaves operate as current sources. In general, this control technique achieves good current sharing and stability. There are some variants to this control technique, which depend on the selection of the master module. In a dedicated scheme, one fixed module is selected as the master unit. There is also a rotating scheme in which the master is arbitrary chosen. In another variant, the module that produces maximum rms current is selected as the master module [2.35].

In [2.36], the reference current for slave inverter was source from the power distribution centre while in [2.37], output current from the master module was used as reference current for the slave module. The authors in [2.38] introduced a phase control algorithm into the conventional master slave technique to enable precise current sharing even if the modules have different ratings. P and Q share buses that are driven by the inverter that has the highest output power (master inverter), was proposed in [2.39]. In this approach, slave inverters calculate the difference between their output power and the power in the shared buses and make adjustments in the output voltage frequency and amplitude. Another variant of the master control strategy is current limitation control [2.40]. In this technique, there is a master module that controls the load voltage and the slave module receives a reference current command from the previous module which has limited amplitude, resulting in non-sinusoidal output current from each inverter.



## b) Circular chain control (3C) [2.44, 45]

In the 3C technique (shown in Figure 2.9) [2.44, 45], successive inverter modules track the current of the previous inverter to achieve equal current distribution. The first module tracks the last to form a circular chain connection. Each inverter regulates its output voltage based on the common reference voltage. However a problem occurs when there is a damaged or failed inverter in the loop. If this is not detected and isolated quickly, it will impact the performance of the overall system and in the worst case, can cause total system failure. Two lines are usually used for communication to achieve bidirectional communication and to increase reliability.

# *c)* Centralized control [2.46]

In this technique (shown in Figure 2.10), the central controller regulates the load voltage in an outer loop and sends reference current to each inverter. The reference current is determined by adding the output of voltage controller and the average load current (total load current divide by number of inverters). The current controller in each inverter processes the difference between the reference current and its output current. This control technique produces excellent current sharing but lacks reliability and redundancy. The need to measure load current renders this control unsuitable for system with distributed loads.



Figure 2.10 Centralized control technique.

# d) Average current sharing control [2.47-52]

This control technique uses the same concept that is applied to parallel connected dc/dc converters. A common current bus with the system average current information, is used. The average current is computed by connecting this current bus to the current sensor of each inverter through a resistor. The central controller can also be used to calculate the average current values before transmitting to each inverter. The average

current is used as reference for each inverter and the current control can be implemented either within the inner or outer current loops. In this technique, all the inverters in the microgrid take part in the voltage, frequency, as well as the current regulation, demonstrating the democratic nature of this controller. The control diagram is shown in Figure 2.11.

Instantaneous output voltage control with current deviation and current deviation cancellation control utilizing a current share bus, were introduced in [2.47]. Robust voltage and current controllers were used in [2.48] to improve voltage regulation and current sharing performance. In [2.49], average current sharing was realized through three shared buses (inverter reference, sensed load current, and feedback voltage) interconnecting all the paralleled modules. It produces a fast dynamic response but with the addition of an extra communication bus. A multi-inverter system with an instantaneous average current sharing scheme was modelled in [2.50] by introducing a disturbance source to represent all the sources that may cause current imbalance.



Figure 2.11 Average current sharing control technique.

In [2.51], a sinusoidal reference voltage was digitally generated through a synchronous square-wave signal shared among all the modules in parallel operation. Current sharing control was realized in an analogue manner by means of applying its circulating current to adjust its reference voltage. The authors in [2.52] introduced a compensation strategy to conventional average current sharing, by feeding back the reference current of each inverter. This approach improves the weighted current distribution among inverters and all inverters share the load based on their rating.

# e) Average power sharing control [2.53]

This technique is similar to average current sharing but in this technique, the averaged P information is used instead of current. Hence only low bandwidth communication is required compared to high bandwidth communication used in average current sharing. Each inverter unit controls their output P sharing using an active power regulator and Q sharing is achieved through phase locked loop control. This technique achieves good power sharing performance but is only suitable for a balanced system.

| Control techniques | Concept                                                                                                                                                                                                       | Advantages                                                                                                | Disadvantages                                                                                                                                                                         | Ref    | Year |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
| Conventional droop | • $P - \omega$ and $Q - E$ droop                                                                                                                                                                              | <ul><li>No communication</li><li>High modularity</li><li>Good reliability</li></ul>                       | <ul> <li>Load dependent frequency and amplitude<br/>deviations that induce poor performance in<br/>load voltage regulation</li> <li>Impedance mismatch will affect P and Q</li> </ul> | [2.10] | 1988 |
|                    |                                                                                                                                                                                                               |                                                                                                           | <ul> <li>sharing</li> <li>Only based on predominantly inductive line impedance.</li> <li>Poor transient and hot swap performance</li> </ul>                                           | [2.11] | 1993 |
|                    | • Power derivative integral term is<br>introduced to the conventional droop<br>equation to improve the transient response                                                                                     | • Fast transient response                                                                                 | • Difficult to select the suitable coefficients for derivative term that ensures stable operation                                                                                     | [2.12] | 2004 |
|                    | • Droop control for resistive output impedance                                                                                                                                                                | • Good active power sharing performance                                                                   | • Q sharing is not presented                                                                                                                                                          | [2.13] | 2007 |
|                    | Angle droop                                                                                                                                                                                                   | Good frequency regulation                                                                                 | • Q sharing is not presented                                                                                                                                                          | [2.14] | 2009 |
| Modified droop     | <ul> <li>Angle droop</li> <li>A supplementary loop is proposed around<br/>the conventional droop control of each DG<br/>converter to stabilize the system and ensure<br/>satisfactory load sharing</li> </ul> | • Stabilizes the operation for the droop control that have high gain                                      | • Only cater for a specified range of operation                                                                                                                                       | [2.15] | 2010 |
|                    | • Modification of droop equation and addition of virtual complex impedance to consider the effect of complex line impedance.                                                                                  | <ul> <li>Good current sharing</li> <li>Minimizes fundamental and harmonic circulating currents</li> </ul> | • <i>Q</i> sharing is not presented                                                                                                                                                   | [2.16] | 2010 |
|                    | • Droop control with derivative controller is used                                                                                                                                                            | • Enhance power loop dynamics                                                                             | • Simulation and experiment do not cover transient cases                                                                                                                              | [2.17] | 2011 |
|                    | • Droop equation is modified by deducting<br>rms of measured voltage value to the<br>voltage set point                                                                                                        | • Able to compensate voltage drop due to load and droop effect                                            | • Poor <i>Q</i> sharing performance                                                                                                                                                   | [2.18] | 2013 |
|                    | • Q vs time rate of change of V droop with voltage restoration function                                                                                                                                       | • Improved reactive power sharing                                                                         | • Difficult to determine restoration gain to achieve stable operation                                                                                                                 | [2.19] | 2013 |

# Table 2.1 Conventional and modified droop techniques

| <b>Control techniques</b> | Concept                                                                                                                                                                                                       | Advantages                                                                                                                 | Disadvantages                                                                                                               | Ref    | Year |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------|------|
|                           | • Combine static droop characteristics with an adaptive transient droop function                                                                                                                              | • Active damping of power oscillations                                                                                     | • Authors did not present experimental validation of this technique                                                         | [2.20] | 2008 |
|                           | • Introduces the impedance voltage drops estimation function and employs online reactive power offset estimation                                                                                              | • Good <i>P</i> and <i>Q</i> sharing                                                                                       | • This strategy is complicated and sensitive to parameter tolerance                                                         | [2.21] | 2009 |
|                           | • Algorithm to modify droop constant based on operating condition.                                                                                                                                            | • Improve active power sharing performance                                                                                 | <ul><li> <i>Q</i> sharing performance is not presented</li><li> Improvement is not significant</li></ul>                    | [2.22] | 2010 |
| Adaptive droop            | <ul> <li>Adaptive voltage droop scheme</li> <li>Droop parameters are determined by two methods, i) trade-off between <i>Q</i> sharing and voltage regulation and ii) solving optimization problems</li> </ul> | <ul> <li>Improve decoupling between P and Q</li> <li>Improve Q sharing under several line impedance conditions</li> </ul>  | <ul><li>Complicated</li><li>Can only cater for a specified range of operation</li></ul>                                     | [2.23] | 2010 |
|                           | • Selection of droop parameters from set of optimized droop coefficients that are determined based on the analysis of small signal model                                                                      | • Stable microgrid operation under several operational conditions                                                          | <ul> <li>Only for limited case (not robust)</li> <li><i>P</i> and <i>Q</i> sharing performance are not presented</li> </ul> | [2.24] | 2008 |
|                           | • Bifurcation theory is used in scheduling the droop parameters to improve voltage and frequency regulation                                                                                                   | • Stable operation under certain cases                                                                                     | <ul><li>Limited cases presented</li><li>Complicated</li></ul>                                                               | [2.25] | 2010 |
| Combined droop            | • Combined droop method and average power control method that require a low bandwidth communication                                                                                                           | • Improved load sharing capability                                                                                         | Need communication                                                                                                          | [2.26] | 2004 |
|                           | • Particle swarm optimization is used to optimize the droop constant. <i>L1</i> robust control theory with the double-layer PSO algorithm has been proposed for output voltage control.                       | • Good active and reactive power sharing                                                                                   | • Complicated                                                                                                               | [2.27] | 2010 |
|                           | • Unbalance compensator is added                                                                                                                                                                              | <ul> <li>Good compensation of voltage unbalance</li> <li>Compensation effort is properly shared<br/>between DGs</li> </ul> | • Complicated                                                                                                               | [2.28] | 2013 |

# Table 2.2 Adaptive and combined droop techniques

| <b>Control techniques</b> | Concept                                                                                                                                                                                                                                                                                                 | Advantages                                                                                               | Disadvantages                                                                                                                                                                    | Ref    | Year |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|
| Networked droop           | • Improved droop technique that uses web-<br>based low bandwidth communication                                                                                                                                                                                                                          | • Good active power sharing                                                                              | <ul> <li>Require communication</li> <li><i>Q</i> sharing performance is not presented</li> </ul>                                                                                 | [2.29] | 2010 |
|                           | • Weighting power function is added to conventional droop to improve power sharing                                                                                                                                                                                                                      | Improve load sharing error                                                                               | <ul> <li>Require communication</li> <li>Performance under impedance mismatch is unknown</li> <li><i>P</i> and <i>Q</i> sharing performance are not analysed properly.</li> </ul> | [2.30] | 2012 |
| Hierarchical droop        | • Secondary control and tertiary control are<br>introduced to bring the deviated voltage<br>and frequency back to the rated values and<br>control the power flow respectively.                                                                                                                          | <ul><li>Good power sharing and voltage regulation</li><li>Standardized for ac and dc microgrid</li></ul> | <ul> <li>Need communication</li> <li><i>Q</i> sharing performance is unknown</li> </ul>                                                                                          | [2.31] | 2011 |
|                           | <ul> <li>Multilayer droop control</li> <li>1<sup>st</sup> layer – introduce power proportional term to conventional droop</li> <li>2<sup>nd</sup> layer – compensate voltage deviation</li> <li>3<sup>rd</sup> layer – quasi-synchronization to ensure the angle of inverter is close to PCC</li> </ul> | <ul><li> Good <i>P</i> sharing</li><li> Improve voltage regulation</li></ul>                             | • <i>Q</i> sharing performance is unknown                                                                                                                                        | [2.32] | 2012 |
|                           | • Secondary control is applied to manage the compensation of sensitive load bus voltage unbalance and harmonics by sending proper control signals to the primary level                                                                                                                                  | <ul><li>Enhance voltage quality</li><li>Improve load sharing performance</li></ul>                       | Need communication                                                                                                                                                               | [2.33] | 2012 |
|                           | • Secondary control restores the frequency<br>and amplitude deviations produced by the<br>primary control.                                                                                                                                                                                              | <ul><li>Good power sharing</li><li>Improved voltage amplitude and frequency regulation</li></ul>         | Need communication                                                                                                                                                               | [2.34] | 2013 |

# Table 2.3 Networked and hierarchical droop techniques

| Control techniques | Concept                                                                                                                                                                                                                                                                                                                       | Advantages                                                                                                                                | Disadvantages                                                                                                       | Ref              | Year         |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------|--------------|
| Master slave       | <ul> <li>Master module acts as a voltage source inverter while the slaves operate as a current source inverters</li> <li>Reference current for slave inverter is given by power distribution centre.</li> </ul>                                                                                                               | Good current sharing capability and stability                                                                                             | Total system failure can occur if     communication fail                                                            | [2.36]           | 1995         |
|                    | <ul> <li>Output current from master module is used as reference current for slave module.</li> <li>All inverters can be selected as master module and the selection of master module is made through via a single common status line</li> </ul>                                                                               | <ul> <li>Good current sharing capability and stability</li> <li>Automatic selection of master module in case 1 inverter fails.</li> </ul> | Only suitable for inverters that have equal parameters                                                              | [2.37]           | 1998         |
|                    | • Phase control algorithm is introduce to conventional master slave technique to enable precise current sharing even if the modules have different rating                                                                                                                                                                     | • Load current can still be supplied from slave inverter even if the master inverter fails.                                               | • Linear load only results are not presented so current sharing performance cannot be verified                      | [2.38]           | 2004         |
|                    | <ul> <li>Employ <i>P</i> and <i>Q</i> share buses that is driven by the inverter that have the highest output power (master inverter).</li> <li>Slave inverters calculate the difference between their output power and power in the share buses and make adjustment in the output voltage frequency and amplitude</li> </ul> | Fast dynamic response and precise load sharing                                                                                            | • PI controller in power loops may cause instability to the overall system.                                         | [2.39]           | 2004         |
|                    | • There is a master module that controls the load voltage and the slave modules will only supply the load current. A slave module will receive reference current command from the previous module which has limited amplitude.                                                                                                | • Stable voltage regulation                                                                                                               | <ul><li>Total system failure can occur if<br/>communication fail</li><li>Output current is not sinusoidal</li></ul> | [2.40]           | 2004         |
|                    | • Central command generates references for different DGs based on sensed voltage and current at different nodes                                                                                                                                                                                                               | <ul><li>Current is shared based on rating</li><li>Fast transient dynamics</li><li>Improve power quality</li></ul>                         | • Power sharing ratio is changing with load                                                                         | [2.41]           | 2012         |
|                    | • New communication platform for master slave architecture utilizing the communicating function of DSP and human machine interface on main devices                                                                                                                                                                            | Improved energy management system                                                                                                         | • Increase in complexity                                                                                            | [2.42]           | 2012         |
|                    | <ul> <li>Master slave method without any communication link between DGs and loads.</li> <li>Current at PCC of each inverter is sensed, transformed to dq frame, applied appropriate gain and reverted back to abc frame to become a reference current for that particular inverter.</li> </ul>                                | <ul><li>No communication among inverters</li><li>Current is shared based on rating</li></ul>                                              | Power sharing ratio is changing with load                                                                           | [2.43]           | 2012         |
| 3C                 | <ul> <li>Circular chain connection is used to connect all modules and each<br/>module has an inner current loop control to track the inductor current<br/>of its previous module</li> </ul>                                                                                                                                   | Good current sharing performance                                                                                                          | • Total system failure can occur if communication fail                                                              | [2.44]<br>[2.45] | 2000<br>2007 |
| Centralized        | <ul> <li>Central controller regulates the load voltage using outer loop and<br/>sends current reference to each inverter. Reference current is<br/>determined by dividing the total load with number of parallel inverters</li> </ul>                                                                                         | Good current sharing performance                                                                                                          | Only suitable for inverter and load that are located nearby.                                                        | [2.46]           | 2003         |

# Table 2.4 3C, centralized and master slave control techniques

| Table 2.5 Average current | sharing and | average power | sharing control | techniques |
|---------------------------|-------------|---------------|-----------------|------------|
|                           | 0           |               |                 | 1          |

| Control techniques         | Concept                                                                                                                                                                                                                                                                                                                  | Advantages                                                                 | Disadvantages                                                                                                | Ref    | Year |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------|------|
| Average current<br>sharing | • Instantaneous output voltage control with the current deviation and current deviation cancellation control utilizing the current share bus circuit.                                                                                                                                                                    | Good current sharing performance                                           | • Total system failure can occur if communication fail                                                       | [2.47] | 1998 |
|                            | • averaged current-sharing control with robust voltage and current controllers                                                                                                                                                                                                                                           | <ul><li>Fast dynamic response</li><li>Equal current distribution</li></ul> |                                                                                                              | [2.48] | 2001 |
|                            | • Average current method is realized through 3 share buses (inverter reference, sensed load current and feedback voltage) interconnecting all the paralleled modules without extra control modules.                                                                                                                      | • Fast dynamic response and equal load current sharing                     | <ul> <li>Too many share buses</li> <li>Total system failure can occur if communication fail</li> </ul>       | [2.49] | 2002 |
|                            | • Multi-inverter system with instantaneous<br>average-current-sharing scheme is modelled<br>by introducing a disturbance source to<br>represent all the sources that may cause<br>current unbalances                                                                                                                     | • Good theoretical prediction of real system                               | • Current dynamic is relatively slow because its bandwidth is limited by the voltage loop                    | [2.50] | 2003 |
|                            | <ul> <li>Sinusoidal reference voltage is generated in digital manner through a sharing synchronous square-wave signal among all the modules in parallel operation.</li> <li>Current sharing control is realized in analog manner by means of applying its circulating current to adjust its reference voltage</li> </ul> | • Good current sharing                                                     | • Transient performance is not presented.                                                                    | [2.51] | 2004 |
|                            | <ul> <li>A compensation strategy is added to<br/>conventional average current sharing</li> <li>Reference current of each inverter is fed back<br/>as a compensation signal to improve<br/>weighting current distribution</li> </ul>                                                                                      | • All inverters share the linear or nonlinear load based on their rating   | • Total system failure can occur if communication fail                                                       | [2.52] | 2005 |
| Average Power<br>Sharing   | • Active power bus is used instead of instantaneous current bus.                                                                                                                                                                                                                                                         | Good power sharing performance                                             | <ul><li>Only good for balanced system</li><li>Total system failure can occur if communication fail</li></ul> | [2.53] | 2003 |

# 2.3 Summary

In this chapter, single and three phase inverter configurations have been presented. Their characteristics, applications, advantages and disadvantages were briefly discussed. The second part of the chapter reviewed control of parallel connected inverters used in islanded microgrid. The control techniques are divided into two categories: i) droop and ii) active load sharing control. Based on research trends, most researchers favour and focuses on droop control techniques as they have advantages in terms of flexibility due to lack of communication among parallel inverters. However, due to advancements in the communications infrastructure, there is also potential for some active load sharing techniques to be expanded and improved. Considering this fact, and having advantages in term of producing good voltage regulation and current sharing performance, average current sharing is selected to be improved in a single phase microgrid application (chapter 4). For three phase microgrid application for a larger system, where DGs are located far from each other, average current sharing is not suitable as it requires high bandwidth communication. So an average power sharing technique is more suitable and has been selected to be used in three phase microgrid in chapters 5 and 6.

# References

- [2.1] H. Rashid, *Power electronics: circuits, devices, and applications*: Pearson/Prentice Hall, 2004.
- [2.2] Y. Xiao-bo, W. Wei-yang, and S. Hong, "Adaptive Three Dimensional Space Vector Modulation in abc Coordinates for Three Phase Four Wire Split Capacitor Converter," in *Power Electronics and Motion Control Conference*, 2006. IPEMC 2006. CES/IEEE 5th International, 2006, pp. 1-5.
- [2.3] S. Orts-Grau, F. J. Gimeno-Sales, S. Segui-Chilet, A. Abellan-Garcia, M. Alcaniz, and R. Masot-Peris, "Selective Shunt Active Power Compensator Applied in Four-Wire Electrical Systems Based on IEEE Std. 1459," *Power Delivery, IEEE Transactions on*, vol. 23, pp. 2563-2574, 2008.
- [2.4] M. K. Mishra, A. Joshi, and A. Ghosh, "Control schemes for equalization of capacitor voltages in neutral clamped shunt compensator," *Power Delivery*, *IEEE Transactions on*, vol. 18, pp. 538-544, 2003.
- [2.5] R. Zhang, V. H. Prasad, D. Boroyevich, and F. C. Lee, "Three-dimensional space vector modulation for four-leg voltage-source converters," *Power Electronics, IEEE Transactions on*, vol. 17, pp. 314-326, 2002.
- [2.6] M. A. Perales, M. M. Prats, R. Portillo, J. L. Mora, J. I. Leon, and L. G. Franquelo, "Three-dimensional space vector modulation in abc coordinates for four-leg voltage source converters," *Power Electronics Letters, IEEE*, vol. 1, pp. 104-109, 2003.

- [2.7] P. Lohia, M. K. Mishra, K. Karthikeyan, and K. Vasudevan, "A Minimally Switched Control Algorithm forThree-Phase Four-Leg VSI Topology toCompensate Unbalanced and Nonlinear Load," *Power Electronics, IEEE Transactions on*, vol. 23, pp. 1935-1944, 2008.
- [2.8] L. Jun, T. C. Green, F. Chunmei, and G. Weiss, "Increasing Voltage Utilization in Split-Link, Four-Wire Inverters," *Power Electronics, IEEE Transactions on*, vol. 24, pp. 1562-1569, 2009.
- [2.9] J. De Kooning, B. Meersman, T. Vandoorn, B. Renders, and L. Vandevelde, "Comparison of three-phase four-wire converters for distributed generation," in Universities Power Engineering Conference (UPEC), 2010 45th International, 2010, pp. 1-6.
- [2.10] T. Kawabata and S. Higashino, "Parallel operation of voltage source inverters," *Industry Applications, IEEE Transactions on*, vol. 24, pp. 281-287, 1988.
- [2.11] M. C. Chandorkar, D. M. Divan, and R. Adapa, "Control of parallel connected inverters in standalone AC supply systems," *Industry Applications, IEEE Transactions on*, vol. 29, pp. 136-143, 1993.
- [2.12] J. M. Guerrero, L. G. de Vicuna, J. Matas, M. Castilla, and J. Miret, "A wireless controller to enhance dynamic performance of parallel inverters in distributed generation systems," *Power Electronics, IEEE Transactions on*, vol. 19, pp. 1205-1213, 2004.
- [2.13] J. M. Guerrero, J. Matas, V. Luis Garcia de, M. Castilla, and J. Miret, "Decentralized Control for Parallel Operation of Distributed Generation Inverters Using Resistive Output Impedance," *Industrial Electronics, IEEE Transactions on*, vol. 54, pp. 994-1004, 2007.
- [2.14] R. Majumder, A. Ghosh, G. Ledwich, and F. Zare, "Angle droop versus frequency droop in a voltage source converter based autonomous microgrid," in *Power & Energy Society General Meeting*, 2009. PES '09. IEEE, 2009, pp. 1-8.
- [2.15] R. Majumder, B. Chaudhuri, A. Ghosh, G. Ledwich, and F. Zare, "Improvement of Stability and Load Sharing in an Autonomous Microgrid Using Supplementary Droop Control Loop," *Power Systems, IEEE Transactions on*, vol. 25, pp. 796-808, 2010.
- [2.16] W. Yao, M. Chen, J. Matas, M. Guerrero, and Z. Qian, "Design and Analysis of the Droop Control Method for Parallel Inverters Considering the Impact of the Complex Impedance on the Power Sharing," *Industrial Electronics, IEEE Transactions on*, vol. PP, pp. 1-1, 2010.
- [2.17] K. Jaehong, J. M. Guerrero, P. Rodriguez, R. Teodorescu, and N. Kwanghee, "Mode Adaptive Droop Control With Virtual Output Impedances for an Inverter-Based Flexible AC Microgrid," *Power Electronics, IEEE Transactions on*, vol. 26, pp. 689-701, 2011.
- [2.18] Z. Qing-Chang, "Robust Droop Controller for Accurate Proportional Load Sharing Among Inverters Operated in Parallel," *Industrial Electronics, IEEE Transactions on*, vol. 60, pp. 1281-1290, 2013.
- [2.19] C. T. Lee, C. C. Chu, and P. T. Cheng, "A New Droop Control Method for the Autonomous Operation of Distributed Energy Resource Interface Converters," *Power Electronics, IEEE Transactions on*, vol. 28, pp. 1980-1993, 2013.
- [2.20] Y. Mohamed and E. F. El-Saadany, "Adaptive Decentralized Droop Controller to Preserve Power Sharing Stability of Paralleled Inverters in Distributed Generation Microgrids," *Power Electronics, IEEE Transactions* on, vol. 23, pp. 2806-2816, 2008.

- [2.21] L. Yun Wei and K. Ching-Nan, "An Accurate Power Control Strategy for Power-Electronics-Interfaced Distributed Generation Units Operating in a Low-Voltage Multibus Microgrid," *Power Electronics, IEEE Transactions on*, vol. 24, pp. 2977-2988, 2009.
- [2.22] A. Seon-Ju, P. Jin-Woo, C. Il-Yop, M. Seung-Il, K. Sang-Hee, and N. Soon-Ryul, "Power-Sharing Method of Multiple Distributed Generators Considering Control Modes and Configurations of a Microgrid," *Power Delivery, IEEE Transactions on*, vol. 25, pp. 2007-2016, 2010.
- [2.23] E. Rokrok and M. E. H. Golshan, "Adaptive voltage droop scheme for voltage source converters in an islanded multibus microgrid," *Generation, Transmission & Distribution, IET*, vol. 4, pp. 562-578, 2010.
- [2.24] E. Barklund, N. Pogaku, M. Prodanovic, C. Hernandez-Aramburo, and T. C. Green, "Energy Management in Autonomous Microgrid Using Stability-Constrained Droop Control of Inverters," *Power Electronics, IEEE Transactions on*, vol. 23, pp. 2346-2352, 2008.
- [2.25] G. Diaz, C. Gonzalez-Moran, J. Gomez-Aleixandre, and A. Diez, "Scheduling of Droop Coefficients for Frequency and Voltage Regulation in Isolated Microgrids," *Power Systems, IEEE Transactions on*, vol. 25, pp. 489-496, 2010.
- [2.26] M. N. Marwali, J. Jin-Woo, and A. Keyhani, "Control of distributed generation systems - Part II: Load sharing control," *Power Electronics, IEEE Transactions on*, vol. 19, pp. 1551-1561, 2004.
- [2.27] C. Il-Yop, L. Wenxin, D. A. Cartes, E. G. Collins, and M. Seung-II, "Control Methods of Inverter-Interfaced Distributed Generators in a Microgrid System," *Industry Applications, IEEE Transactions on*, vol. 46, pp. 1078-1088, 2010.
- [2.28] M. Savaghebi, A. Jalilian, J. C. Vasquez, and J. M. Guerrero, "Autonomous Voltage Unbalance Compensation in an Islanded Droop-Controlled Microgrid," *Industrial Electronics, IEEE Transactions on*, vol. 60, pp. 1390-1402, 2013.
- [2.29] R. Majumder, G. Ledwich, A. Ghosh, S. Chakrabarti, and F. Zare, "Droop Control of Converter-Interfaced Microsources in Rural Distributed Generation," *Power Delivery, IEEE Transactions on*, vol. 25, pp. 2768-2778, 2010.
- [2.30] Z. Yao and M. Hao, "Theoretical and Experimental Investigation of Networked Control for Parallel Operation of Inverters," *Industrial Electronics, IEEE Transactions on*, vol. 59, pp. 1961-1970, 2012.
- [2.31] J. M. Guerrero, J. C. Vasquez, J. Matas, L. G. de Vicuna, and M. Castilla, "Hierarchical Control of Droop-Controlled AC and DC Microgrids - A General Approach Toward Standardization," *Industrial Electronics, IEEE Transactions on*, vol. 58, pp. 158-172, 2011.
- [2.32] H. Ming, H. Haibing, X. Yan, and J. M. Guerrero, "Multilayer Control for Inverters in Parallel Operation Without Intercommunications," *Power Electronics, IEEE Transactions on*, vol. 27, pp. 3651-3663, 2012.
- [2.33] M. Savaghebi, A. Jalilian, J. C. Vasquez, and J. M. Guerrero, "Secondary Control for Voltage Quality Enhancement in Microgrids," *Smart Grid, IEEE Transactions on*, vol. 3, pp. 1893-1902, 2012.
- [2.34] J. C. Vasquez, J. M. Guerrero, M. Savaghebi, J. Eloy-Garcia, and R. Teodorescu, "Modeling, Analysis, and Design of Stationary-Reference-Frame Droop-Controlled Parallel Three-Phase Voltage Source Inverters," *Industrial Electronics, IEEE Transactions on*, vol. 60, pp. 1271-1280, 2013.

- [2.35] J. M. Guerrero, L. Hang, and J. Uceda, "Control of Distributed Uninterruptible Power Supply Systems," *Industrial Electronics, IEEE Transactions on*, vol. 55, pp. 2845-2859, 2008.
- [2.36] C. Jiann-Fuh and C. Ching-Lung, "Combination voltage-controlled and current-controlled PWM inverters for UPS parallel operation," *Power Electronics, IEEE Transactions on*, vol. 10, pp. 547-558, 1995.
- [2.37] H. Van Der Broeck and U. Boeke, "A simple method for parallel operation of inverters," in *Telecommunications Energy Conference*, 1998. INTELEC. *Twentieth International*, 1998, pp. 143-150.
- [2.38] L. Woo-Cheol, L. Taeck-Ki, L. Sang-Hoon, K. Kyung-Hwan, H. Dong-Seok, and S. In-Young, "A master and slave control strategy for parallel operation of three-phase UPS systems with different ratings," in *Applied Power Electronics Conference and Exposition, 2004. APEC '04. Nineteenth Annual IEEE*, 2004, pp. 456-462 Vol.1.
- [2.39] P. Yunqing, J. Guibin, Y. Xu, and W. Zhaoan, "Auto-master-slave control technique of parallel inverters in distributed AC power systems and UPS," in *Power Electronics Specialists Conference*, 2004. PESC 04. 2004 IEEE 35th Annual, 2004, pp. 2050-2053 Vol.3.
- [2.40] S. J. Chiang, C. H. Lin, and C. Y. Yen, "Current limitation control for multimodule parallel operation of UPS inverters," *Electric Power Applications*, *IEE Proceedings* -, vol. 151, pp. 752-757, 2004.
- [2.41] V. Verma and G. G. Talapur, "Master-slave current control DGs in a microgrid for transient decoupling with mains," in *Power Electronics* (*IICPE*), 2012 IEEE 5th India International Conference on, 2012, pp. 1-6.
- [2.42] Z. Yixin, Z. Fang, and X. Liansong, "Communication platform for energy management system in a master-slave control structure microgrid," in *Power Electronics and Motion Control Conference (IPEMC)*, 2012 7th International, 2012, pp. 141-145.
- [2.43] V. Verma and G. G. Talpur, "Decentralized Master-Slave operation of microgrid using current controlled distributed generation sources," in *Power Electronics, Drives and Energy Systems (PEDES), 2012 IEEE International Conference on,* 2012, pp. 1-6.
- [2.44] W. Tsai-Fu, C. Yu-Kai, and H. Yong-Heh, "3C strategy for inverters in parallel operation achieving an equal current distribution," *Industrial Electronics, IEEE Transactions on*, vol. 47, pp. 273-281, 2000.
- [2.45] K. Piboonwattanakit and W. Khan-Ngern, "Design of the Two Parallel Inverter Modules by Circular Chain Control Technique," in *Power Electronics and Drive Systems, 2007. PEDS '07. 7th International Conference on, 2007, pp. 1518-1522.*
- [2.46] T. Iwade, S. Komiyama, Y. Tanimura, M. Yamanaka, M. Sakane, and K. Hirachi, "A novel small-scale UPS using a parallel redundant operation system," in *Telecommunications Energy Conference*, 2003. INTELEC '03. The 25th International, 2003, pp. 480-484.
- [2.47] C. S. Lee, S. Kim, C. B. Kim, S. C. Hong, J. S. Yoo, S. W. Kim, C. H. Kim, S. H. Woo, and S. Y. Sun, "Parallel UPS with a instantaneous current sharing control," in *Industrial Electronics Society*, 1998. *IECON '98. Proceedings of the 24th Annual Conference of the IEEE*, 1998, pp. 568-573 vol.1.
- [2.48] Y. K. Chen, T. F. Wu, Y. E. Wu, and C. P. Ku, "A current-sharing control strategy for paralleled multi-inverter systems using microprocessor-based robust control," in *Electrical and Electronic Technology*, 2001. TENCON. *Proceedings of IEEE Region 10 International Conference on*, 2001, pp. 647-653 vol.2.

- [2.49] X. Yan, H. Lipei, S. Sun, and Y. Yangguang, "Novel control for redundant parallel UPSs with instantaneous current sharing," in *Power Conversion Conference, 2002. PCC Osaka 2002. Proceedings of the*, 2002, pp. 959-963 vol.3.
- [2.50] S. Xiao, L. Yim-Shu, and X. Dehong, "Modeling, analysis, and implementation of parallel multi-inverter systems with instantaneous averagecurrent-sharing scheme," *Power Electronics, IEEE Transactions on*, vol. 18, pp. 844-856, 2003.
- [2.51] H. Zhongyi, X. Yan, and H. Yuwen, "Low cost compound current sharing control for inverters in parallel operation," in *Power Electronics Specialists Conference, 2004. PESC 04. 2004 IEEE 35th Annual*, 2004, pp. 222-227 Vol.1.
- [2.52] H. M. Hsieh, T. F. Wu, Y. E. Wu, and H. S. Nien, "A compensation strategy for parallel inverters to achieve precise weighting current distribution," in *Industry Applications Conference*, 2005. Fourtieth IAS Annual Meeting. Conference Record of the 2005, 2005, pp. 954-960 Vol. 2.
- [2.53] T. Jingtao, L. Hua, Z. Jun, and Y. Jianping, "A novel load sharing control technique for paralleled inverters," in *Power Electronics Specialist Conference, 2003. PESC '03. 2003 IEEE 34th Annual*, 2003, pp. 1432-1437 vol.3.

# Chapter 3

# AC Power Flow Analysis and Circulating Current among Parallel Connected Inverters

In this chapter, ac power flow analysis of an inverter based system connected to a common ac bus through purely resistive, inductive or complex line impedances is investigated. For each line impedance case, the effect of an inverter's output voltage power angle and amplitude on the active and reactive power flow are studied. Several active and reactive powers plots are generated to visualize the impact of line impedance on the power flow in an AC system. In the second part of the chapter, the circulating current phenomenon in a parallel connected inverter system is analysed. Circulating currents for multiple parallel connected inverters are defined and simulations allow investigation of circulating current due to voltage phase, amplitude and frequency imbalance.

# 3.1 AC power flow analysis, accounting for the effects of line impedance

Line impedance is an important factor when implementing a control technique for an inverter for microgrid operation, whether it is operating in grid connected or island mode. At high and medium voltage levels, line impedance is highly inductive but at a lower voltage level, line impedance is considered approximately resistive but sometimes can be complex [3.1]. Line impedance determines the inverter control strategy as the active and reactive powers flow depend on this parameter [3.2]. The equivalent per-phase model of an inverter connected to PCC bus is shown in Figure 3.1. Complex power injected by an inverter to the PCC bus is given by

$$S = P + jQ \tag{3.1}$$

where P is the active power and Q is the reactive power, defined as

$$P = \frac{EV}{Z}\cos(\theta - \alpha) - \frac{V^2}{Z}\cos\theta \qquad Q = \frac{EV}{Z}\sin(\theta - \alpha) - \frac{V^2}{Z}\sin\theta \qquad (3.2)$$

where *E* is the inverter output voltage amplitude measured at the filtered bus, *V* is the point of common coupling bus voltage amplitude, and  $\alpha$  is the power angle. *Z* and  $\theta$  are the magnitude and phase of the overall system impedance respectively, which consist of resistance and inductive reactance, *R* and *j* $\omega$ *L*.

### **3.1.1** Purely inductive line impedance

For an inductive line impedance system, which is normally associated with medium and high power lines or a low voltage line with relatively large output inductance, it can be assumed that the line resistance is negligible (Z=X and  $\theta = 90^{\circ}$ ) and the equations in (3.2) reduced to:

$$P = \frac{EV \sin \alpha}{X} \qquad Q = \frac{EV \cos \alpha - V^2}{X}$$
(3.3)

Based on (3.3), and with the assumption that the power angle  $\alpha$  is very small (sin  $\alpha \approx \alpha$  and cos  $\alpha=1$ ) active power and reactive power injected to the PCC bus is mainly influenced by  $\alpha$  and amplitude difference (*E*-*V*) respectively.

Figure 3.2 shows the active and reactive power plots for different voltage levels with purely inductive line impedance ( $R=0 \ \Omega$  and  $X=0.3 \ \Omega$ ). Active and reactive power plots when E = V and  $\alpha$  is varied are shown in Figure 3.2 parts (a), (b) and (c) while the plots when  $\alpha$  is fixed at 0 and E is varied, are shown in Figure 3.2 parts (d), (e) and (f). From Figure 3.2 (a), inverter active power output increases as  $\alpha$  increases and vice versa. Figure 3.2 (b) shows that at  $\alpha = 0$ , reactive power is 0 and when  $\alpha$  becomes more +ve or –ve, the reactive power from the inverter decreases. The rate of active and reactive power plots are combined and shown in Figure 3.2 (c). From this figure, with purely inductive line impedance, the variation of  $\alpha$  has more effect on the active power than the reactive power.



Figure 3.1 Equivalent per-phase model of an inverter connected to PCC bus

Figure 3.2 (d) shows when  $\alpha$  is fixed at 0, changing *E* will not affect the active power. In Figure 3.2 (e), reactive power coming from the inverter increases as *E* increases and vice versa. Figure 3.2 (f) compares both active and reactive power plots with varying *E*, on the same plot.



Figure 3.2 *P* and *Q* plots for different voltage levels under purely inductive line impedance ( $R=0 \ \Omega$  and  $X=0.3 \ \Omega$ ): (a) *P* with fixed *E* and varying  $\alpha$ ; (b) *Q* with fixed *E* and varying  $\alpha$ ; (c) *P* and *Q* with fixed *E* and varying  $\alpha$ ; (d) *P* with  $\alpha=0$  and varying *E*; (e) *Q* with  $\alpha=0$  and varying *E* and (f) *P* and *Q* with  $\alpha=0$  and varying *E*.

Figure 3.3 shows the active and reactive power plots with a purely inductive line impedance and V=230V with varying E and  $\alpha$ . For all value of E, the active power increases as  $\alpha$  increases and vice versa, as shown in Figure 3.3 (a). In Figure 3.3 (b), for all values of E, the reactive power follows a bell shaped curve as  $\alpha$  increases from  $-15^{\circ}$  to  $15^{\circ}$  and the magnitude of the reactive power increases as E increases. For comparison, both plots are combined in Figure 3.3 (c).



Figure 3.3 *P* and *Q* plots under purely inductive line impedance ( $R=0 \ \Omega$  and  $X=0.3 \ \Omega$ ) and V=230V with varying *E* and  $\alpha$ : (a) *P* (b) *Q*; and (c) *P* and *Q*.

### **3.1.2** Purely resistive line impedance

For a resistive system, which is common in low voltage power cables, the inductive reactance is negligible compared to resistance (hence, Z=R and  $\theta = 0^{\circ}$ ) and the equations in (3.2) become:

$$P = \frac{EV\cos(\alpha) - V^2}{R} \qquad Q = \frac{-EV\sin\alpha}{R}$$
(3.4)

From (3.4) and with very small  $\alpha$ , the active and reactive powers are mostly affected by amplitude difference (*E*-*V*) and  $\alpha$  respectively, which are the reverse for inductive dominated systems. Figure 3.4 shows the active and reactive powers plots for different voltage levels for purely resistive line impedance (*R*=0.3  $\Omega$  and *X*=0  $\Omega$ ). Active and reactive power plots when *E* = *V* and  $\alpha$  is varied are shown in Figure 3.4 parts (a), (b) and (c) while the plots when  $\alpha$  is fixed at 0 and *E* is varied are shown in Figure 3.4 parts (d), (e) and (f).

Figure 3.4 (a) shows that when  $\alpha$ =0, active power is 0 but as  $\alpha$  becomes more +ve or –ve, the active power from the inverter decreases. From Figure 3.4 (b), reactive power decreases as  $\alpha$  increases and vice versa. The rate of active and reactive power changes increases when the voltage level increases. Both the active and reactive power plots are combined in Figure 3.4 (c), for comparison. From this figure, for a purely resistive line impedance, the variation of  $\alpha$  affects the reactive power more than the active power. Figure 3.4 (d) shows when  $\alpha$  is fixed at 0, active power increases as *E* increases and vice versa. From Figure 3.4 (e), changing *E* will not affect the reactive power. Figure 3.4 (f) compares both active and reactive powers with varying *E*, on the same plot.



Figure 3.4 P and Q plots for different voltage levels under purely resistive line impedance (R=0.3 Ω and X=0 Ω): (a) P with fixed E and varying α; (b) Q with fixed E and varying α; (c) P and Q with fixed E and varying α; (d) P with α=0 and varying E; (e) Q with α=0 and varying E and (f) P and Q with α=0 and varying E.

Active and reactive power plots with purely resistive line impedance ( $R=0.3 \Omega$  and  $X=0 \Omega$ ) and V=230 V with varying E and  $\alpha$  are shown in Figure 3.5. In Figure 3.5 (a), for all values of E, the active power follows a bell shaped curve as  $\alpha$  increases from  $-15^{\circ}$  to  $15^{\circ}$  and the magnitude of active power increases as E increases. Figure 3.5 (b) shows that for all E, the reactive power decreases as  $\alpha$  increases and vice versa.



Figure 3.5 *P* and *Q* plots under purely resistive line impedance ( $R=0.3 \Omega$  and  $X=0 \Omega$ ) and V=230V with varying *E* and  $\alpha$ : (a) *P*, (b) *Q*, and (c) *P* and *Q*.

#### **3.1.3** Complex line impedance

Most impedance analyses are usually done by assuming either pure inductance or pure resistance. However, in many real world applications, the line impedance is complex. In this case, the active and reactive power flows comply with equation (3.2). Complex impedance can be divided into three categories:

- (i) X = R;
- (ii) X/R > 1; and
- (iii) R/X > 1.

Figure 3.6 shows the active and reactive power plots for different *X/R* ratio (*Z* is fixed at 0.3  $\Omega$ ). Power plots when *E* is fixed at 230 V and  $\alpha$  is varied are shown in Figure 3.6 parts (a), (b) and (c) while the plots when  $\alpha$  is fixed at 0 and *E* is varied are shown in Figure 3.6 parts (d), (e) and (f). Figure 3.6 (a) shows for *X/R*  $\geq$  1, active power increases as  $\alpha$  increases and vice versa. In Figure 3.6 (b), for *X/R*=1 to *X/R*=3.8, reactive power decreases as  $\alpha$  increases and vice versa. As the line impedance becomes more inductive, the reactive power plot becomes more like a bell shape. Both active and reactive power plots are compared in Figure 3.6 (c).

When  $\alpha$  is fixed and *E* is varied, the active power increases as *E* increases and vice versa however the gradient of active power change decreases as the line impedance become more inductive, as shown in Figure 3.6 (d). Figure 3.6 (e) shows for  $X/R \ge 1$ , reactive power increases as *E* increases and vice versa. Both active and reactive power plots are compared in Figure 3.6 (f).



Figure 3.6 *P* and *Q* plots for different *X*/*R* ratio with *Z*=0.3  $\Omega$  and *V*=230 V: (a) *P* with fixed *E* and varying  $\alpha$ ; (b) *Q* with fixed *E* and varying  $\alpha$ ; (c) *P* and *Q* with fixed *E* and varying  $\alpha$ ; (d) *P* with  $\alpha = 0$  and varying *E*; (e) *Q* with  $\alpha = 0$  and varying *E* and (f) *P* and *Q* with  $\alpha = 0$  and varying *E*.

Active and reactive power plots for different R/X ratio (Z is fixed at 0.3  $\Omega$ ) are shown in Figure 3.7. The power plots when E is fixed at 230 V and  $\alpha$  is varied are shown in Figure 3.7 parts (a), (b) and (c) while the plots when  $\alpha$  is fixed at 0 and E is varied are shown in Figure 3.7 parts (d), (e) and (f). Figure 3.7 (a) shows that for X/R=1 to X/R=3.8, active power increases as  $\alpha$  increases and vice versa. As the line impedance becomes more resistive, the reactive power plot becomes more like a bell shape. In general, for  $R/X \ge 1$ , reactive power decreases as  $\alpha$  increases and vice versa as shown in Figure 3.7 (b). Both active and reactive power plots are compared in Figure 3.7 (c). When  $\alpha$  is fixed and *E* is varied, the active power increases as *E* increases and vice versa and this applies when  $R/X \ge 1$  as shown in Figure 3.7 (d). Figure 3.7 (e) shows that the reactive power increases as *E* increases and vice versa however the gradient of reactive power change decreases as the line impedance become more resistive. Both active and reactive power plots are compared in Figure 3.7 (f).



Figure 3.7 *P* and *Q* plots for different *R/X* ratio with *Z*=0.3  $\Omega$  and *V*=230 V: (a) *P* with fixed *E* and varying  $\alpha$ ; (b) *Q* with fixed *E* and varying  $\alpha$ ; (c) *P* and *Q* with fixed *E* and varying  $\alpha$ ; (d) *P* with  $\alpha = 0$  and varying *E*; (e) *Q* with  $\alpha = 0$  and varying *E* and (f) *P* and *Q* with  $\alpha = 0$  and varying *E*.

#### **3.1.4** Effects of line impedance: Summary

In this section, the effects of different line impedance characteristic to the power flow in ac system are investigated. Under purely inductive line impedance, active power and reactive power injected to the PCC bus is mainly influenced by  $\alpha$  and amplitude difference (*E-V*), respectively. These conditions are true when  $\alpha$  is relatively small (-15° to 15°).

For purely resistive line impedance, the opposite conclusion from the purely inductive line impedance can be observed. In this condition, the amplitude difference (*E-V*) gives bigger impact on the active power flow while changes in  $\alpha$  (small angle) affect more on reactive power flow.

For complex line impedance, three conditions can exist: i) X = R; ii) X/R > 1 and iii) R/X > 1. When E=V=230 V, for  $X/R \ge 1$ , active power increases as  $\alpha$  increases and vice versa while for X/R = 1 to X/R = 3.8, reactive power decreases as  $\alpha$  increases and vice versa. As the line impedance becomes more inductive, the reactive power plot becomes more like a bell shape. When  $\alpha = 0$ , for  $X/R \ge 1$ , the active power increases as E increases and vice versa however the gradient of active power change decreases as the line impedance become more inductive. On the other hand, with the same condition, the reactive power increases as E increases and vice versa however the gradient of active power change decreases as the line impedance become more inductive. On the other hand, with the

When E=V=230 V, for R/X=1 to R/X=3.8, active power increases as  $\alpha$  increases and vice versa. As the line impedance becomes more resistive, the reactive power plot becomes more like a bell shape. On the other hand, for  $R/X \ge 1$ , reactive power decreases as  $\alpha$  increases and vice versa. When  $\alpha = 0$ , for  $R/X \ge 1$ , the active and reactive power increases as E increases and vice versa. However the gradient of reactive power change decreases as the line impedance become more resistive.

## **3.2** Circulating current in parallel inverters

Circulating current is an important aspect that should be taken into account when dealing with parallel inverters in a microgrid. Previous literature has discussed circulating current in parallel connected inverter applications [3.3-9]. Ideally, it is desired that each parallel connected inverter have an output voltage that has the same phase, amplitude and frequency, however in real life operation this is difficult to achieve because each component has its own inaccuracy. In general, there will be a circulating current flowing in the parallel system if there is voltage mismatch of inverter output voltages in term of amplitude, phase or frequency [3.3]. In [3.4], the authors added another factor, namely modulation. They proved that without uniform modulation, the circulating current still occurs even though all the parallel connected inverters have the same modulating signals. In [3.5], the authors discussed the circulating current by representing the two paralleled inverters with two parallel connected dual buck converters that share a same DC link. Based on the circulating current analysis, the authors proposed a controller that can change the switching pattern when the circulating current exceeds certain limits in order to reduce the circulating current. Circulating current for a 3-phase grid connected parallel inverters system has been discussed in [3.6]. The authors proposed a circulating current definition for each individual phase. The active and reactive components of circulating currents were defined in [3.7, 8]. The authors in both cases used the circulating current analysis to properly design the output impedance of their systems. In [3.9], circulating current was defined as the negative of difference between average current in the system and the output current of an inverter. All this literature discussed circulating current for two parallel connected inverters system. No literature so far has discussed circulating current in a parallel connected inverters system that contains more than two inverters. It is interesting to know the definition and characteristics of circulating current in this kind of system. These aspects are covered in this section.
## 3.2.1 Circulating current in two parallel connected inverters system

Figure 3.8 shows the equivalent circuit of two parallel connected inverters supplying a load through system impedances.  $\overline{I_1}$  and  $\overline{I_2}$  are the output currents of inverter 1 and inverter 2 respectively and they are defined as:

$$\overline{I}_{1} = \frac{\overline{E}_{1} - \overline{V}_{o}}{\overline{Z}_{1}} = \frac{\overline{U}_{\Delta 1}}{\overline{Z}_{1}}$$
(3.5)

$$\overline{I}_2 = \frac{\overline{E}_2 - \overline{V}_o}{\overline{Z}_2} = \frac{\overline{U}_{\Delta 2}}{\overline{Z}_2}$$
(3.6)

where  $\overline{E}_1$ ,  $\overline{E}_2$ ,  $\overline{V}_o$ ,  $\overline{Z}_1$  and  $\overline{Z}_2$  are the output voltage of first inverter, output voltage of second inverter, load voltage, system impedance of first inverter and system impedance of second inverter, respectively. The load voltage can be derived using the Millman's theorem:

$$\bar{V}_{o} = \frac{\frac{\bar{E}_{1}}{\bar{Z}_{1}} + \frac{\bar{E}_{2}}{\bar{Z}_{2}}}{\frac{1}{\bar{Z}_{1}} + \frac{1}{\bar{Z}_{2}} + \frac{1}{\bar{Z}_{o}}} = \frac{\bar{Z}_{o} \left(\bar{E}_{1} \bar{Z}_{2} + \bar{E}_{2} \bar{Z}_{1}\right)}{\bar{Z}_{1} \bar{Z}_{2} + \bar{Z}_{2} \bar{Z}_{o} + \bar{Z}_{1} \bar{Z}_{o}}$$
(3.7)

where  $\overline{Z}_o$  is the load impedance. By common definition, circulating current in this system is given by [3.3, 4]

$$\overline{I}_{H} = \frac{\overline{I}_{1} - \overline{I}_{2}}{2} \tag{3.8}$$

However, it can be argued that the calculation can be done in the opposite way, that is:

$$\bar{I}_{H} = \frac{\bar{I}_{2} - \bar{I}_{1}}{2}$$
(3.9)



Figure 3.8 Two parallel inverters system.

So in this case, the circulating current can be defined based on which inverter the circulating current is seen from. The circulating current seen by inverter 1 and 2 are given by (3.10) and (3.11) respectively.

$$\bar{I}_{H1} = \frac{\bar{I}_1 - \bar{I}_2}{2}$$
(3.10)

$$\bar{I}_{H2} = \frac{\bar{I}_2 - \bar{I}_1}{2} \tag{3.11}$$

Substituting (3.5) and (3.6) into (3.10) and (3.11) results in

$$\bar{I}_{H1} = \frac{\bar{U}_{\Delta 1} Z_2 - \bar{U}_{\Delta 2} Z_1}{2 Z_1 Z_2}$$
(3.12)

$$\bar{I}_{H2} = \frac{\bar{U}_{\Delta 2} Z_1 - \bar{U}_{\Delta 1} Z_2}{2 Z_1 Z_2}$$
(3.13)

The average output current from the two inverters is:

$$\overline{I}_{avg} = \frac{\overline{I}_1 + \overline{I}_2}{2} \tag{3.14}$$

It can be shown that the different between each inverter output current and the average current is the same as the circulating current seen by each inverter [3.9].

$$\overline{I}_{1} - \overline{I}_{avg} = \frac{2\overline{I}_{1} - \overline{I}_{2} - \overline{I}_{1}}{2} = \frac{\overline{I}_{1} - \overline{I}_{2}}{2} = \overline{I}_{H1}$$
(3.15)

$$\overline{I}_{2} - \overline{I}_{avg} = \frac{2\overline{I}_{2} - \overline{I}_{1} - \overline{I}_{2}}{2} = \frac{\overline{I}_{2} - \overline{I}_{1}}{2} = \overline{I}_{H2}$$
(3.16)

## **3.2.2** Circulating current in an *N* parallel inverters system

Figure 3.9 shows the equivalent circuit of N parallel inverters supplying a load through system impedances. Current from each inverter is:

$$\bar{I}_{k} = \frac{\bar{E}_{k} - \bar{V}_{o}}{\bar{Z}_{k}} = \frac{\bar{U}_{\Delta k}}{\bar{Z}_{k}} \quad (k = 1, 2, ..., N)$$
(3.17)

where  $\overline{I}_k$ ,  $\overline{E}_k$  and  $\overline{Z}_k$  are output current, output voltage and system impedance of the  $k^{th}$  inverter respectively. As with the two inverter system, the generalized equation for load voltage,  $\overline{V}_a$ , is derived using the Millman's theorem and given by (3.18).

$$\bar{V}_{o} = \frac{\frac{\bar{E}_{1}}{\bar{Z}_{1}} + \frac{\bar{E}_{2}}{\bar{Z}_{2}} + \dots + \frac{\bar{E}_{N}}{\bar{Z}_{N}}}{\frac{1}{\bar{Z}_{1}} + \frac{1}{\bar{Z}_{2}} + \dots + \frac{1}{\bar{Z}_{N}} + \frac{1}{\bar{Z}_{o}}} = \frac{\sum_{j=1}^{N} \left(\frac{\bar{E}_{j}}{\bar{Z}_{j}}\right)}{\frac{1}{\bar{Z}_{o}} + \sum_{j=1}^{N} \left(\frac{1}{\bar{Z}_{j}}\right)}$$
(3.18)

The average output current is given by:

$$\overline{I}_{avg} = \frac{\sum_{j=1}^{N} \overline{I}_{j}}{N}$$
(3.19)

The circulating current seen by each inverter is defined as the different between its output current and the average current.

$$\overline{I}_{Hk} = \overline{I}_{k} - \overline{I}_{avg} = \frac{N\overline{I}_{k} - \sum_{j=1}^{N} \overline{I}_{j}}{N} \quad (k = 1, 2, ..., N)$$
(3.20)

where  $\overline{I}_{Hk}$  is the circulating current seen by the  $k^{th}$  inverter. Substituting (3.17) into (3.20) results in

$$\bar{I}_{Hk} = \frac{N\bar{U}_{\Delta k}\prod_{\substack{j=1\\j\neq k}}^{N} \bar{Z}_{j} - \sum_{j=1}^{N} \left( \bar{U}_{\Delta j}\prod_{\substack{i=1\\i\neq j}}^{N} \bar{Z}_{i} \right)}{N\prod_{j=1}^{N} \bar{Z}_{j}} \quad (k = 1, 2, ..., N)$$
(3.21)

Equation (3.21) is a novel equation definition for the circulating current seen by the  $k^{th}$  inverter.



Figure 3.9 *N* parallel inverters system.

# 3.2.3 Simulation setup: Circulating current in three parallel connected inverters system

Several MATLAB/Simulink simulations have been conducted to investigate the circulating current in a three parallel inverters system. To simplify the simulation, three voltage sources ( $\overline{E}_1$ ,  $\overline{E}_2$  and  $\overline{E}_3$ ) are used to represent the output voltage of three inverters (after LC filtering). All the three voltage sources are connected to a load ( $\bar{Z}_o$ ) through their respective line impedances ( $\bar{Z}_1$ ,  $\bar{Z}_2$  and  $\bar{Z}_3$ ). The system configuration is shown in Figure 3.10. The active and reactive powers calculation blocks are used to calculate the output power  $(P_1, Q_1, P_2, Q_2, P_3, Q_3)$ , power absorbed by line impedance  $(P_{D1}, Q_{D1}, P_{D2}, Q_{D2}, P_{D3}, Q_{D3})$ , circulating power  $(P_{H1}, Q_{D1}, P_{D2}, Q_{D2}, P_{D3}, Q_{D3})$  $Q_{H1}$ ,  $P_{H2}$ ,  $Q_{H2}$ ,  $P_{H3}$ ,  $Q_{H3}$ ), power absorbed by line impedance due to circulating current (P<sub>DH1</sub>, Q<sub>DH1</sub>, P<sub>DH2</sub>, Q<sub>DH2</sub>, P<sub>DH3</sub>, Q<sub>DH3</sub>), and load power (P<sub>o</sub>, Q<sub>o</sub>). I<sub>H1</sub>, I<sub>H2</sub> and  $I_{H3}$  shown in Figure 3.10 are the circulating currents seen by voltage sources 1, 2 and 3 respectively and these currents are calculated using equation (3.20). There are 9 simulations, divided into five parts. All are simulated for 0.1s and the output current from all voltage sources, circulating currents, load current, and average current are plotted for each simulation. The system parameters used for each test are listed in Table 3.1. The power rating of one inverter (all the three inverters have the same power rating) is selected for the  $S_{base}$  value. Highlighted boxes in the table contain the parameters that are different from the control parameters (Test 1).



sources.

#### a) Part I: Ideal condition (Test 1)

In this part, the ideal condition of parallel operation is simulated. The system parameters in column Test 1 (Table 3.1) are used. The voltage sources and line impedances for the three parallel voltage sources are identical. All of them are connected to the RL load.

#### b) Part II: Circulating current due to phase difference (Test 2, 3, 4 and 5)

Simulations in this part are intended to show the circulating current occurrence in a parallel system due to phase differences among voltage sources. In Test 2, the load is the same as Test 1. Partial loading is used for Test 3 and the load is disconnected for Test 4. Tests 3 and 4 are intended to show the effect of load on circulating current. In Test 5, the same load as Test 1 is used but the line impedances from voltage sources 1 and 3 are changed to see the effect of line impedance on circulating current.

*c) Part III: Circulating current due to amplitude difference (Tests 6 and 7)* 

In this part, the effect of voltage amplitude difference of parallel connected voltage sources on the circulating current is investigated. For Test 6, the amplitude of the first and third voltage sources are changed while the other parameters are the same as Test 1. Test 7 is the same as Test 6 but with the load disconnected from the system.

# *d)* Part IV: Circulating current due to frequency difference (Test 8 and 9)

Investigation on the effect of voltage frequency difference of parallel connected voltage sources on the circulating current is performed. For Test 8, the frequency of the second and third voltage sources are changed while other parameters are the same as Test 1. Test 9 is the same as Test 8 but with the load disconnected from the system.

|                       |                            | Test 1 | Test 2 | Test 3 | Test 4   | Test 5 | Test 6 | Test 7   | Test 8 | Test 9 |
|-----------------------|----------------------------|--------|--------|--------|----------|--------|--------|----------|--------|--------|
| V <sub>base</sub> (V) |                            | 230    |        |        |          |        |        |          |        |        |
| S                     | base (VA)                  |        |        |        |          | 3000   |        |          |        |        |
|                       | A 1 (pu)                   | 1      | 1      | 1      | 1        | 1      | 1      | 1        | 1      | 1      |
| <b>E</b> <sub>1</sub> | $\alpha_1(^{0})$           | 0      | 0      | 0      | 0        | 0      | 0      | 0        | 0      | 0      |
|                       | $f_1$ (Hz)                 | 50     | 50     | 50     | 50       | 50     | 50     | 50       | 50     | 50     |
|                       | $A_2(\mathbf{pu})$         | 1      | 1      | 1      | 1        | 1      | 1.022  | 1.022    | 1      | 1      |
| <i>E</i> <sub>2</sub> | $\alpha_2(^{0})$           | 0      | 1.5    | 1.5    | 1.5      | 1.5    | 0      | 0        | 0      | 0      |
|                       | $f_2$ (Hz)                 | 50     | 50     | 50     | 50       | 50     | 50     | 50       | 50.02  | 50.02  |
|                       | A 3 (pu)                   | 1      | 1      | 1      | 1        | 1      | 0.983  | 0.983    | 1      | 1      |
| <b>E</b> <sub>3</sub> | $\alpha_3(^{0})$           | 0      | -0.8   | -0.8   | -0.8     | -0.8   | 0      | 0        | 0      | 0      |
|                       | $f_{3}(Hz)$                | 50     | 50     | 50     | 50       | 50     | 50     | 50       | 49.96  | 49.96  |
| 7                     | <b>R</b> <sub>1</sub> (pu) | 0.028  | 0.028  | 0.028  | 0.028    | 0.017  | 0.028  | 0.028    | 0.028  | 0.028  |
| <b>Z</b> <sub>1</sub> | X <sub>1</sub> (pu)        | 0.036  | 0.036  | 0.036  | 0.036    | 0.027  | 0.036  | 0.036    | 0.036  | 0.036  |
| 7                     | <b>R</b> <sub>2</sub> (pu) | 0.028  | 0.028  | 0.028  | 0.028    | 0.028  | 0.028  | 0.028    | 0.028  | 0.028  |
| <b>Z</b> <sub>2</sub> | X <sub>2</sub> (pu)        | 0.036  | 0.036  | 0.036  | 0.036    | 0.036  | 0.036  | 0.036    | 0.036  | 0.036  |
| 7                     | <b>R</b> <sub>3</sub> (pu) | 0.028  | 0.028  | 0.028  | 0.028    | 0.045  | 0.028  | 0.028    | 0.028  | 0.028  |
| $\mathbf{Z}_{3}$      | X <sub>3</sub> (pu)        | 0.036  | 0.036  | 0.036  | 0.036    | 0.045  | 0.036  | 0.036    | 0.036  | 0.036  |
| 7                     | <i>R</i> <sub>o</sub> (pu) | 0.284  | 0.284  | 0.567  | $\infty$ | 0.284  | 0.284  | $\infty$ | 0.284  | ×      |
| Lo                    | X <sub>o</sub> (pu)        | 0.089  | 0.089  | 0.178  | $\infty$ | 0.089  | 0.089  | $\infty$ | 0.089  | ×      |

Table 3.1 System Parameters

## **3.2.4** Simulation results: Circulating current in 3 parallel connected inverters

In this subsection, the simulation results of the circulating current in a 3 parallel inverters system are presented. Power and current measurements from each test are also presented in Table 3.2 and Table 3.3 respectively.

## a) Part I: Ideal condition (Test 1)

Simulation results for Part A are shown in Figure 3.11. When the system parameters are the same for the three voltage sources, each source supplies the same current to the load. The average current will be the same as the output current from each source so there is no circulating current. This is expected as there will be no voltage difference among the voltage sources so the current from all voltage sources will only flow to the load.



61

Table 3.2 shows that all the voltage sources equally shared the active and reactive powers (1.017pu and 0.35pu each) required by the load. Due to the non-existence of circulating current, there is no circulating power and no power is absorbed by line impedance due to circulating current. The sum of powers absorbed by line impedance and load power is equal to the sum of output powers. From Table 3.3, the sum of output current is equal to the load current which means currents from voltage sources only feed the load.

|                       |                                    | Test 1 | Test 2 | Test 3 | Test 4 | Test 5 | Test 6  | Test 7  | Test 8  | Test 9 |
|-----------------------|------------------------------------|--------|--------|--------|--------|--------|---------|---------|---------|--------|
|                       | <i>P</i> <sub>1</sub> (pu)         | 1.017  | 0.950  | 0.454  | -0.068 | 1.217  | 0.999   | -0.020  | 1.079   | 0.063  |
|                       | <i>P</i> <sub>D1</sub> (pu)        | 0.033  | 0.030  | 0.007  | 0.0002 | 0.033  | 0.031   | 0.00003 | 0.036   | 0.0002 |
|                       | <i>P</i> <sub><i>H1</i></sub> (pu) | 0      | -0.068 | -0.068 | -0.068 | 0.195  | -0.020  | -0.020  | 0.063   | 0.063  |
| F                     | <i>P</i> <sub>DH1</sub> (pu)       | 0      | -0.004 | -0.002 | 0.0002 | 0.0006 | -0.0001 | 0.00003 | 0.004   | 0.0002 |
| <b>E</b> <sub>1</sub> | <i>Q</i> <sub>1</sub> (pu)         | 0.350  | 0.404  | 0.228  | 0.058  | 0.676  | 0.326   | -0.025  | 0.305   | -0.049 |
|                       | <i>Q</i> <sub>D1</sub> (pu)        | 0.041  | 0.038  | 0.009  | 0.0003 | 0.052  | 0.039   | 0.00004 | 0.045   | 0.0002 |
|                       | <i>Q</i> <sub>H1</sub> (pu)        | 0      | 0.058  | 0.058  | 0.058  | 0.330  | -0.025  | -0.025  | -0.049  | -0.049 |
|                       | <i>Q</i> <sub>DH1</sub> (pu)       | 0      | 0.0009 | 0.0006 | 0.0003 | 0.017  | -0.002  | 0.00004 | -0.0001 | 0.0002 |
|                       | <b>P</b> <sub>2</sub> (pu)         | 1.017  | 1.394  | 0.903  | 0.385  | 1.335  | 1.324   | 0.283   | 1.261   | 0.249  |
|                       | P <sub>D2</sub> (pu)               | 0.033  | 0.055  | 0.023  | 0.007  | 0.051  | 0.061   | 0.006   | 0.046   | 0.003  |
|                       | <b>P</b> <sub>H2</sub> (pu)        | 0      | 0.385  | 0.385  | 0.385  | 0.323  | 0.283   | 0.283   | 0.249   | 0.249  |
| F.                    | <b>P</b> <sub>DH2</sub> (pu)       | 0      | 0.030  | 0.019  | 0.007  | 0.028  | 0.008   | 0.006   | 0.019   | 0.003  |
| <b>L</b> 2            | Q <sub>2</sub> (pu)                | 0.350  | 0.077  | -0.112 | -0.296 | 0.050  | 0.715   | 0.356   | 0.165   | -0.200 |
|                       | Q <sub>D2</sub> (pu)               | 0.041  | 0.069  | 0.029  | 0.008  | 0.064  | 0.077   | 0.007   | 0.058   | 0.004  |
|                       | <i>Q</i> <sub>H2</sub> (pu)        | 0      | -0.296 | -0.296 | -0.296 | -0.323 | 0.356   | 0.356   | -0.200  | -0.200 |
|                       | <i>Q</i> <sub>DH2</sub> (pu)       | 0      | 0.006  | 0.007  | 0.008  | 0.002  | 0.029   | 0.007   | 0.002   | 0.004  |
|                       | P <sub>3</sub> (pu)                | 1.017  | 0.717  | 0.219  | -0.306 | 0.516  | 0.748   | -0.253  | 0.719   | -0.305 |
|                       | P <sub>D3</sub> (pu)               | 0.033  | 0.024  | 0.006  | 0.004  | 0.017  | 0.016   | 0.005   | 0.025   | 0.005  |
|                       | <i>P</i> <sub>H3</sub> (pu)        | 0      | -0.306 | -0.306 | -0.306 | -0.510 | -0.253  | -0.253  | -0.305  | -0.305 |
| E a                   | <i>P</i> <sub>DH3</sub> (pu)       | 0      | -0.015 | -0.005 | 0.004  | -0.020 | 0.003   | 0.005   | -0.015  | 0.005  |
| 23                    | Q 3 (pu)                           | 0.350  | 0.584  | 0.414  | 0.252  | 0.340  | 0.027   | -0.318  | 0.590   | 0.259  |
|                       | <i>Q</i> <sub>D3</sub> (pu)        | 0.041  | 0.030  | 0.008  | 0.006  | 0.017  | 0.021   | 0.006   | 0.030   | 0.006  |
|                       | <i>Q</i> <sub>H3</sub> (pu)        | 0      | 0.252  | 0.252  | 0.252  | 0.008  | -0.318  | -0.318  | 0.259   | 0.259  |
|                       | <i>Q</i> <sub>DH3</sub> (pu)       | 0      | 0.008  | 0.006  | 0.006  | -0.004 | -0.014  | 0.006   | 0.008   | 0.006  |
|                       | P <sub>sum</sub> (pu)              | 3.051  | 3.061  | 1.575  | 0.011  | 3.068  | 3.070   | 0.011   | 3.058   | 0.008  |
|                       | P <sub>Dsum</sub> (pu)             | 0.098  | 0.110  | 0.037  | 0.011  | 0.101  | 0.109   | 0.011   | 0.106   | 0.008  |
|                       | P <sub>Hsum</sub> (pu)             | 0      | 0.011  | 0.011  | 0.011  | 0.009  | 0.011   | 0.011   | 0.008   | 0.008  |
| $E_1, E_2, E_3$       | P <sub>DHsum</sub> (pu)            | 0      | 0.011  | 0.011  | 0.011  | 0.009  | 0.011   | 0.011   | 0.008   | 0.008  |
| - 1+- 2+- 3           | Q sum (pu)                         | 1.051  | 1.065  | 0.530  | 0.014  | 1.065  | 1.067   | 0.013   | 1.061   | 0.010  |
|                       | Q <sub>Dsum</sub> (pu)             | 0.124  | 0.138  | 0.046  | 0.014  | 0.132  | 0.137   | 0.013   | 0.134   | 0.010  |
|                       | <i>Q<sub>Hsum</sub></i> (pu)       | 0      | 0.014  | 0.014  | 0.014  | 0.015  | 0.013   | 0.013   | 0.010   | 0.010  |
|                       | <b>Q</b> <sub>DHsum</sub> (pu)     | 0      | 0.014  | 0.014  | 0.014  | 0.015  | 0.013   | 0.013   | 0.010   | 0.010  |
| Load                  | <i>P<sub>o</sub></i> (pu)          | 2.952  | 2.951  | 1.538  | 0      | 2.967  | 2.961   | 0       | 2.952   | 0      |
| Load                  | <i>Q</i> <sub>o</sub> (pu)         | 0.928  | 0.927  | 0.483  | 0      | 0.932  | 0.930   | 0       | 0.927   | 0      |

Table 3.2 Simulation results – power measurements

|                                           | Test 1 | Test 2 | Test 3 | Test 4 | Test 5 | Test 6 | Test 7 | Test 8 | Test 9 |
|-------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| $I_1 \operatorname{rms}(A)$               | 1.076  | 1.033  | 0.508  | 0.089  | 1.392  | 1.050  | 0.032  | 1.121  | 0.080  |
| $I_2 \text{ rms} (A)$                     | 1.076  | 1.396  | 0.910  | 0.485  | 1.336  | 1.473  | 0.446  | 1.272  | 0.320  |
| <i>I</i> <sub>3</sub> rms (A)             | 1.076  | 0.925  | 0.468  | 0.396  | 0.618  | 0.761  | 0.414  | 0.930  | 0.400  |
| $I_1+I_2+I_3 \operatorname{rms}(A)$       | 3.227  | 3.353  | 1.886  | 0.971  | 3.346  | 3.284  | 0.891  | 3.323  | 0.800  |
| I <sub>o</sub> rms (A)                    | 3.227  | 3.226  | 1.647  | 0      | 3.235  | 3.231  | 0      | 3.227  | 0      |
| $I_1+I_2+I_3 - I_o \operatorname{rms}(A)$ | 0      | 0.127  | 0.239  | 0.971  | 0.111  | 0.053  | 0.891  | 0.096  | 0.800  |

Table 3.3 Simulation results – current measurements

## b) Part II: Circulating current due to phase difference (Test 2, 3, 4 and 5)

Simulations in Part II are intended to show the effect of voltage phase difference among parallel voltage sources on the circulating current. The simulation results for Test 2, 3, 4 and 5 are shown in Figure 3.12 parts (a), (b), (c) and (d) respectively. Circulating currents exist when there are voltage differences among parallel voltage sources and these currents are the same for all the three tests even though the loading condition is different in each test. In Test 2, partial loading is used so it can be seen that the output current from each voltage source is reduced but the circulating current remains the same. When the load is disconnected from the system in Test 4, the output currents become the same as the circulating currents. From these results, it can be concluded that the circulating current is independent of the load condition and when there is no load, the output current of each voltage source is the circulating current seen by each voltage source. In Test 5, with the same loading condition as Test 2 but with changes in line impedances for voltage sources 1 and 3, different circulating currents can be observed as shown in Figure 3.12 (d). This is expected because when the line impedances from voltage sources 1 and 3 are reduced and increased respectively, more current comes from voltage source 1 and less current comes from voltage source 3. These in turn affect the circulating currents in the system. So it can be concluded that circulating currents in a parallel system are affected by the system line impedances.

In terms of power flow in the system (refer Table 3.2), for tests 2, 3 and 4, the circulating power from each voltage source is the same for all the three tests. Also the output power at a no load condition (Test 4) is the same as the circulating power. For the three tests, the sum of circulating powers is the same as sum of power

absorbed by line impedances due to circulating current ( $P_{Hsum} = P_{DHsum} = 0.011$ pu and  $Q_{Hsum} = Q_{DHsum} = 0.014$ pu).



Figure 3.12 Simulation results for Part II. (a) Test 2; (b) Test 3; (c) Test 4; and (d) Test 5.

In Test 2, the output powers from all voltage sources are all positive but with different magnitude. This indicates that there are no net active or reactive power exchanges among inverters. For this case, the only negative impact of circulating current in the system is the extra active and reactive power losses (0.011pu and 0.014pu respectively) in the line impedances due to unequal current from each voltage source. From Table 3.3, there is 0.127pu difference between total output current and load current. This is the circulating currents that causes the system extra power losses.

In Test 3, when the load is changed to partial loading, the second voltage source absorbs 0.112pu active power which means there is net reactive power exchange from other voltage sources to this voltage source. In real world inverter application, this can make the DC link voltage increase and affects the overall control and stability of inverters. For this test, there is a difference of 0.239pu between total output current and load current as shown in Table 3.3.

When the load is completely disconnected in Test 4, the first voltage source absorbs 0.068pu of active power and supplies 0.058pu of reactive power, the second voltage source supplies 0.385pu of active power and absorbs 0.296pu of reactive power, and third voltage source absorbs 0.306pu of active power and supplies 0.252pu of reactive power. All of these powers are the results of 0.971pu of current difference between the sum of the output currents and the load current shown in Table 3.3. Furthermore there are 0.011pu and 0.014pu losses of active and reactive power respectively in the line impedance due to the circulating currents.

For Test 5, when compared to Test 2, when the line impedances are changed, the output power from each voltage source is also changed. This power change is expected as the current from each voltage source is also changing with line impedance. In this particular case, there is no net power flow among inverters but  $P_{DHsum}$  decreases from 0.011pu to 0.009pu while  $Q_{DHsum}$  increases from 0.014pu to 0.015pu.

#### *c) Part III: Circulating current due to amplitude difference (Test 6 and 7)*

In this part, the effect of voltage amplitude difference among parallel voltage sources on the circulating current is investigated. The simulation results for tests 6 and 7 are shown in Figure 3.13 parts (a) and (b) respectively. In Test 6, circulating currents exist when there is amplitude difference among parallel connected voltage sources. As in part II, the circulating currents remain the same even when the load is disconnected from the system as shown in Test 7. Referring to Table 3.2, in Test 6, there is no net power exchange among voltage sources as all produce positive active and reactive output power. However due to the circulating current, there are extra power losses in the line ( $P_{DHsum} = 0.011$ pu and  $Q_{DHsum} = 0.013$ pu). In Test 7, under a no load condition, the first voltage source absorbs 0.02pu and 0.025pu of active and reactive power respectively. The second voltage source 3 absorbs 0.253pu and 0.318pu of active and reactive power. Due to these power flows, there will be 0.011pu and 0.013pu loss of active and reactive power respectively in the line impedances. From Table 3.3, in Test 7, the excessive current is about 0.891pu.



Figure 3.13 Simulation results for Part III. (a) Test 6 (b) Test 7.

#### *d) Part IV: Circulating current due to frequency difference (Tests 8 and 9)*

Simulations in Part IV are intended to show the effect of voltage frequency difference among parallel voltage sources on the circulating current. The simulation results for tests 8 and 9 are shown in Figure 3.14 parts (a) and (b) respectively. The circulating currents exist in a system when frequencies of parallel connected voltage sources differ from each other. As expected, the circulating currents remain the same even when the load is disconnected as shown in Figure 3.14 (b). In terms of power flow, for Test 8, there is no net power flow among voltage sources (each voltage source outputs positive active and reactive powers) but the circulating currents produce extra power losses in the line impedances. In Test 9, the first voltage source supplies 0.063pu of active power and absorbs 0.049pu of reactive power and second voltage source 3 absorbs 0.305pu of active power and supplies 0.259pu of reactive power. Due to these power flows, there will be 0.008pu and 0.01pu losses of active and reactive powers.



Figure 3.14 Simulation results for Part IV. (a) Test 8 (b) Test 9.

# 3.3 Summary

In this chapter, ac power flow analysis for inverters under the effect of inductive, resistive and complex line impedance has been investigated. Several active and reactive power plots were obtained to visualize the impact of voltage power angle and amplitude on active and reactive power flowing in an ac system at different voltage levels.

In the second part of the chapter, circulating current was defined for a multiple parallel connected inverters connected to the same load bus. Several simulations were performed to visualize the circulating currents phenomenon due to the phase, amplitude and frequency differences among parallel connected inverters. Several conclusions can be made based on these simulations:

- Circulating current occurs when there are difference in output voltage amplitude, phase and frequency of parallel connected inverters.
- Circulating current is a current superimposed on normal power currents and is used as a tool to describe imbalance between inverters.
- Circulating current exists regardless of the load.
- At low loading or a no load condition, circulating current can cause power exchange among parallel connected inverters. This can affect the overall control and even damage the inverter. At high loading conditions, usually there will be no net power flow among inverters. In this case, the circulating current determines the power sharing ratio of parallel connected inverters. However this normally produces extra power losses in line impedances.
- In a real world situation, when the rating of an inverter is different,  $S_1 = 2S_2$ , then it is common to supply the load based on this ratio. In this case the current from inverter 1 will be double that of inverter 2. So provided there is no net active or reactive power flowing between inverters, the only negative impact is the extra line impedance losses.

# References

- [3.1] L. Corradini, P. Mattavelli, M. Corradin, and F. Polo, "Analysis of Parallel Operation of Uninterruptible Power Supplies Loaded Through Long Wiring Cables," *Power Electronics, IEEE Transactions on*, vol. 25, pp. 1046-1054, 2010.
- [3.2] J. M. Guerrero, J. Matas, V. Luis Garcia de, M. Castilla, and J. Miret, "Decentralized Control for Parallel Operation of Distributed Generation Inverters Using Resistive Output Impedance," *Industrial Electronics, IEEE Transactions on*, vol. 54, pp. 994-1004, 2007.
- [3.3] L. Fang, Z. Yu, K. Yong, and X. Bin, "An protocol design for distributed logic controlled parallel operation UPS system," in *Electric Machines and Drives Conference*, 2009. *IEMDC '09. IEEE International*, 2009, pp. 373-378.
- [3.4] C. Hui, Z. Rongxiang, and Y. Huan, "Study on Ideal Operation Status of Parallel Inverters," *Power Electronics, IEEE Transactions on*, vol. 23, pp. 2964-2969, 2008.
- [3.5] C. Yang and K. M. Smedley, "One-Cycle-Controlled Three-Phase Grid-Connected Inverters and Their Parallel Operation," *Industry Applications, IEEE Transactions on*, vol. 44, pp. 663-671, 2008.
- [3.6] P. Ching-Tsai, C. Jui-Yang, L. Ching-Ming, J. Yu-Ling, and L. Yi-Hung, "Modeling of circulating currents for grid-connected parallel three-phase inverters," in *SICE Annual Conference*, 2008, 2008, pp. 1319-1322.
- [3.7] Y. Wei, C. Min, G. Mingzhi, and Q. Zhaoming, "A wireless load sharing controller to improve the performance of parallel-connected inverters," in *Applied Power Electronics Conference and Exposition, 2008. APEC 2008. Twenty-Third Annual IEEE*, 2008, pp. 1628-1631.
- [3.8] W. Yao, M. Chen, J. Matas, M. Guerrero, and Z. Qian, "Design and Analysis of the Droop Control Method for Parallel Inverters Considering the Impact of the Complex Impedance on the Power Sharing," *Industrial Electronics, IEEE Transactions on*, vol. PP, pp. 1-1, 2010.
- [3.9] L. Shi, H. Shan, and Y. Kang, "The novel digital control restraining circulating currents strategy based on tracing the transient average current in parallel inverter system," in *Power Electronics for Distributed Generation Systems (PEDG), 2010 2nd IEEE International Symposium on, 2010, pp. 329-332.*

# **Chapter 4**

# Improved Instantaneous Average Current Sharing (IACS) Control

In this chapter, an improved IACS controller is proposed for a single phase system. A gain scheduling technique is adapted in the proposed technique. The objective is to improve the performance of the conventional IACS controller in term of current and power sharing between inverters under difference line impedance conditions. A generalized model of a single-phase parallel connected inverter system is derived. The model incorporates details of the control loops that use a proportional-resonant controller but not the switching action. The voltage and current controller design and parameter selection process are discussed. The simulation and experimental results will show that adaptive gain scheduling manages to improve the performance of the conventional IACS controller.

# 4.1 Background

From Chapter 2, in all active load sharing schemes, the output currents of parallel connected inverters are regulated at each switching cycle. These schemes have good performance, both in current sharing and voltage regulation, but do not incorporate the effects of line impedance. In an actual distributed system, the line impedance of one unit can be significantly different from the impedance of another unit.

As presented in section 3.1, load sharing is affected by line impedance variation. More important, the X/R ratio of line impedance affects the stability margin of a microgrid [4.1, 2]. If the system is informed of the line impedance then its effect can be compensated. Without this information, the controller is unable to compensate the voltage drop and power loss due to the line impedance. Few researchers have considered the effect of line impedance in the design of the control scheme [4.3-5]. In [4.3], the author proposed a combined droop method and power adjusting mechanism. A small ac voltage signal is injected into the system as a control signal. The quantity to be shared controls the frequency of this control signal. As far as an instantaneous current sharing control scheme is concerned, only [4.6] discussed the effect of line impedance on controller performance.

## 4.2 Parallel connected inverter system configuration

This section discusses the single inverter construction and parallel inverter configuration with IACS control used in this chapter.

#### 4.2.1 Single inverter construction

A typical inverter consists of a dc power source, a bridge type inverter and an LC filter as shown in Figure 4.1. Assuming an ideal source from the DG side, the dc bus dynamics can be neglected. The inverter converts the dc input to an ac output based on the modulation signal from the SPWM modulator.  $L_f$ ,  $R_f$  and  $C_f$  represent the inductance, resistance, and capacitance of the output filter, respectively. The line impedance between the inverter and the load network is the equivalent impedance due to the connecting lines or cables. This line impedance can be inductive or resistive. The load can be resistive, inductive, or capacitive; linear or nonlinear.



Figure 4.1 Block diagram of an inverter.

#### 4.2.2 Multiple parallel connected inverter system

Figure 4.2 shows an instantaneous average current sharing scheme for a multiple parallel connected inverter system. Each inverter in the system receives a presynchronized reference voltage and delivers its own measured output current value to the current sharing bus from which the reference current is generated. This reference current becomes the reference for the outer current sharing loop of each inverter. The error between this reference and the output current of an individual inverter is fed to the current controller and the high gain of this controller provides an adequate corrective signal that is added to the modulating signal. In other words, the current sharing controller tries to increase the current if its output current is less than the reference current and decreases the current when the output current is more than the reference by adjusting the inverter output voltage.



Figure 4.2 Instantaneous average current sharing scheme for a multiple inverter system.

# 4.3 IACS controller

A conventional IACS controller in general has good voltage regulation and current sharing performance. However, it can be improved to be adaptive to line impedance variations during operation. An improved IACS controller embedded with two gain schedulers is presented in this section.

## 4.3.1 Conventional IACS controller

Figure 4.3 shows the conventional IACS controller. Each inverter has three feedback control loops and one feed-forward control loop. The three feedback control loops are: i) inner current, ii) voltage control, and iii) outer current sharing. The inner current feedback loop and voltage feedback loop can provide good overall performance for both steady state and transient responses as shown in [4.7], for a single inverter system. For the inner current loop, the capacitor current is selected as

the controlled variable, which provides fast dynamic response for the overall system, reduces the controller sensitivity to the parameter variations, and makes the controller more robust. In [4.6], a traditional PI controller is used to regulate the output voltage and voltage feed-forward is added to provide high tracking accuracy of the reference.



Figure 4.3 Conventional IACS controller.

## 4.3.2 Proposed IACS controller

The conventional IACS controller gives good system performance with equal or nearly equal line impedances. However when the line impedance between the inverters and load is not the same for each connection or the line impedance changes during operation, the sharing performance deteriorates.

To improve this controller, some changes have been made. For voltage regulation, a PR controller is used due to its superior performance in terms of low steady-state error, good dynamic response, and reduced steady-state deviations of frequency and amplitude. This controller achieves a very high gain around the resonance frequency, thus being capable to eliminate the steady-state error between the controlled signal and its reference at the resonance frequency. To add adaptive capability to the controller, gain scheduling techniques are considered. The gain scheduling principle is shown in Figure 4.4, which consists of a predefined range of gain value  $\theta_i$ , the system auxiliary measurements, and logic for detecting the operating point and varying the gain value. In each parallel connected inverter cases, the auxiliary measurement is the difference between the reference current and the inverter current. With this approach, line impedance variation, which affects the current output of the inverter, is compensated by the gain variation. The advantage of gain scheduling

is that the controller gains respond at the same rate as the auxiliary measurements respond to parameter changes. Frequent and rapid changes of the controller gains, however, may lead to instability. Unpredictable changes in the plant dynamics may lead to performance deterioration or even to failure [4.8].



Figure 4.4 Gain scheduling principle.

Two gain schedulers are added to the conventional IACS controller as shown in Figure 4.5. Gain scheduler 1 changes the gain of the controlled signal (before the modulator) based on the current difference  $i_{dN}$ . This impacts on the modulation index of the PWM modulator. For the inverter with an output current lower than the reference current, this gain increases the magnitude of the controlled signal hence increases the modulation index. This makes the inverter deliver more current. For the other case, where inverter output current is higher than the reference current, the gain decreases the modulation index, forcing the inverter to deliver less current. Gain scheduler 1 is set as follows:

$$K_{1}(k+1) = K_{1}(k) + x$$

$$x = 0 if c_{1} \le i_{dN} \le -c_{1}$$

$$x = -a_{1} if i_{dN} > c_{1}$$

$$x = a_{1} if i_{dN} < -c_{1}$$
(4.1)

where  $K_1$  is the controller gain,  $c_1$  is the threshold for acceptable current difference, and  $a_1$  is the gain step.  $K_1$  is set in such that it will not make the peak controlled signal to exceed the  $v_{dc}$  value. This is done to make sure the modulation index does not exceed 1.

Gain Scheduler 1 alone cannot ensure minimal current difference among parallel connected inverters. It only minimizes the difference by adjusting the modulation index of the controlled signal. To further reduce the current difference, hence improve current sharing, Gain Scheduler 2 is used. This gain scheduler functions as follows:

$$K_{2}(k+1) = K_{2}(k) + x$$

$$x = 0 if c_{2} \le i_{dN} \le -c_{2}$$

$$x = -a_{2} if i_{dN} > c_{2}$$

$$x = a_{2} if i_{dN} < -c_{2}$$
(4.2)

where  $K_2$  is the controller gain,  $c_2$  is the threshold for acceptable current difference, and  $a_2$  is the gain step. From simulations, by increasing the gain of the current difference  $i_{dN}$ , the inverter current output also increases and vice versa. However the sensitivity of this gain to inverter current is not as great as that of Gain Scheduler 1. Simply, Gain Scheduler 1 acts as a course tuner and Gain Scheduler 2 acts as a finetuner. The sharing performance is improved by combining the two gain schedulers.



Figure 4.5 Proposed improved IACS controller.

#### 4.4 Generalized model of parallel multi inverter system

An inverter with the instantaneous average current sharing scheme is modelled in Figure 4.6. It consists of a simple linear inverter model (dot shaded area) with two feedback loops and one feed-forward controller loop. This model has two inputs which are input voltage  $(v_i^*)$  and output current  $(i_o)$  and one output which is the output voltage of the inverter  $(v_o)$ .  $L_f$ ,  $C_f$  and  $R_f$  represent the filter inductance,

capacitance and resistance respectively.  $G_v$  represents the PR voltage controller of the voltage feedback loop,  $K_f$  is the gain of the voltage feed-forward loop, and  $K_c$  is the gain of the current feedback loop. In this model it is assumed that the inverter has unity gain. That is, the modulation index of the SPWM modulator is assumed to be 1. The equation for  $G_v$  is given in (4.3).

$$G_{v} = K_{P} + \frac{K_{\text{Res}}(s + w_{c})}{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}}$$
(4.3)

where  $K_P$ ,  $K_{Res}$  and  $w_c$  are the proportional gain, resonant gain, and cut off frequency of the PR controller respectively, and  $w_o$  is the system fundamental system. Equation (4.3) introduces a finite gain to avoid stability problems associated with an infinite gain of the ideal PR controller. Furthermore, by properly setting  $w_c$  value, the controller bandwidth can be widened. This helps reducing sensitivity towards frequency variation (e.g. droop technique) [4.9]. The closed-loop voltage gain *G* can be derived from Figure 4.6 by setting  $i_o$  to 0 and the model can be simplified to (4.4). By setting  $v_i^*$  to 0, the model can be simplified to (4.5), to find the output impedance of the inverter.

$$G = \frac{K_1(G_v + K_f)}{C_f L_f s^2 + (C_f R_f + C_f K_c) s + K_1 G_v + 1}$$
(4.4)

$$Z = \frac{L_f s + R_f}{L_f C_f s^2 + (R_f C_f + K_1 K_c C_f) s + K_1 G_v + 1}$$
(4.5)



Figure 4.6 Inverter model with instantaneous current sharing scheme.

By replacing  $G_{\nu}$  in (4.4) and (4.5) with (4.3), the following equations are obtained

$$G = \frac{g_{n2}s^{2} + g_{n1}s + g_{n0}}{g_{d4}s^{4} + g_{d3}s^{3} + g_{d2}s^{2} + g_{d1}s + g_{d0}}$$
(4.6)  

$$g_{n2} = K_{1}(K_{P} + K_{f}); g_{n1} = K_{1}(2K_{P}w_{c} + K_{Res} + 2K_{f}w_{c});$$

$$g_{n0} = K_{1}\left(K_{P}(w_{c}^{2} + w_{o}^{2}) + K_{f}(w_{c}^{2} + w_{o}^{2}) + K_{Res}w_{c}\right);$$

$$g_{d4} = C_{f}L_{f}; g_{d3} = 2w_{c}C_{f}L_{f} + C_{f}R_{f} + C_{f}K_{c};$$

$$g_{d2} = C_{f}L_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}(C_{f}R_{f} + C_{f}K_{c}) + K_{1}K_{P} + 1$$

$$g_{d1} = (C_{f}R_{f} + C_{f}K_{c})(w_{c}^{2} + w_{o}^{2}) + 2K_{1}K_{P}w_{c} + K_{1}K_{Res} + 2w_{c}$$

$$g_{d0} = K_{1}K_{P}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{Res}w_{c} + w_{c}^{2} + w_{o}^{2}$$

$$Z = \frac{z_{n3}s^{3} + z_{n2}s^{2} + z_{n1}s + z_{n0}}{z_{d4}s^{4} + z_{d3}s^{3} + z_{d2}s^{2} + z_{d1}s + z_{d0}}$$
(4.7)  

$$z_{n3} = L_{f} ; z_{n2} = 2L_{f}w_{c} + R_{f} ; z_{n1} = L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c} ;$$

$$z_{n0} = R_{f}(w_{c}^{2} + w_{o}^{2}) ; z_{d4} = L_{f}C_{f}$$

$$z_{d3} = 2C_{f}L_{f}w_{c} + C_{f}R_{f} + K_{1}K_{c}C_{f}$$

$$z_{d2} = C_{f}L_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}(C_{f}R_{f} + K_{1}K_{c}C_{f}) + K_{1}K_{P} + 1$$

$$z_{d1} = (C_{f}R_{f} + K_{1}K_{c}C_{f})(w_{c}^{2} + w_{o}^{2}) + K_{1}(2K_{P}w_{c} + K_{Res}) + 2w_{c}$$

$$z_{d0} = K_{1}K_{P}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{Res}w_{c} + w_{c}^{2} + w_{o}^{2}$$

The parallel multi inverter system model is shown in Figure 4.7. In this model, each inverter is treated as a voltage source connected in series with line impedance. All parameter variations including the closed loop voltage gain  $(G_j)$ , the output impedance of the inverter  $(Z_j)$ , and line impedance  $(Z_{lj})$ , are taken into consideration. In this model, an outer current loop controller, H, is also included for all the inverters.  $Z_L$  represents the load impedance and  $v_o$  is the load voltage. The reference voltage  $v_i^*$  and reference current  $i^*$  are same for all inverters.



Figure 4.7 The model of the parallel multi inverter system

The system is then described as

$$v_{i1}^* = v_{i2}^* = v_{iN}^* = v_i^*$$
 (4.8)

$$i^* = \frac{\sum_{j=1}^{N} i_j}{N}$$
 (4.9)

$$v_o = (i_1 + i_2 + \dots + i_N) Z_L$$
(4.10)

$$\sum_{j=1}^{N} \left( G_{j} v_{i}^{*} + G_{j} K_{2_{j}} H_{j} \left[ i^{*} - i_{j} \right] \right) - N v_{o} = \sum_{j=1}^{N} i_{j} \left( Z_{j} + Z_{lj} \right)$$
(4.11)

Replacing  $i^*$  in (4.11) with (4.9) and solving for  $v_o$ , the output voltage characteristic of the parallel multi inverter system is obtained

$$v_{o} = \frac{\sum_{j=1}^{N} i_{j} \left( Z_{j} + Z_{lj} \right) - \sum_{j=1}^{N} \left( G_{j} v_{i}^{*} \right) + \sum_{j=1}^{N} G_{j} K_{2_{-j}} H_{j} i_{j}}{\left( \sum_{j=1}^{N} G_{j} K_{2_{-j}} H_{j} \frac{1}{NZ_{L}} - N \right)}$$
(4.12)

To obtain the current sharing characteristic for each inverter, equations (4.9) and (4.12) are inserted into equation (4.11). For clarity, the symbol 'k' is used to represent the  $k^{th}$  inverter.

For the  $k^{th}$  inverter, the output current is

$$\left(\sum_{j=1}^{N} G_{j}K_{2_{j}}H_{j}\frac{1}{NZ_{L}}-N\right)\left(NG_{k}v_{i}^{*}+G_{k}K_{2_{k}}H_{k}\sum_{\substack{j=1\\j\neq k}}^{N}i_{j}\right)$$
$$-N\left(\sum_{\substack{j=1\\j\neq k}}^{N}i_{j}\left(Z_{j}+Z_{lj}\right)-\sum_{j=1}^{N}\left(G_{j}v_{i}^{*}\right)+\sum_{\substack{j=1\\j\neq k}}^{N}G_{j}K_{2_{j}}H_{j}i_{j}\right)$$
$$\left(\sum_{j=1}^{N}G_{j}K_{2_{j}}H_{j}\frac{1}{NZ_{L}}-N\right)\left[N\left(Z_{k}+Z_{lk}\right)-G_{k}K_{2_{k}}H_{k}\left(1-N\right)\right]$$
$$+N\left(Z_{k}+Z_{lk}\right)+NG_{k}K_{2_{k}}H_{k}$$
(4.13)

In this chapter, in which the effect of line impedances is studied, all the parallel connected inverters are assumed to be the same and only the line impedances differ. That is, it is assumed that

$$G_1 = G_2 = G_N = G \tag{4.14}$$

$$Z_1 = Z_2 = Z_N = Z (4.15)$$

$$H_1 = H_2 = H_N = H (4.16)$$

Using this assumption, (4.12) and (4.13) reduces to

$$v_{o} = \frac{Gv_{i}^{*} - \frac{1}{N} \sum_{j=1}^{N} i_{j} Z_{lj}}{\left(1 + \frac{Z}{NZ_{L}}\right)}$$
(4.17)

$$i_{k} = \frac{N\left(1 + \frac{Z}{NZ_{L}}\right)Gv_{i}^{*} + \left(1 + \frac{Z}{NZ_{L}}\right)GK_{2}H\sum_{\substack{j=1\\j\neq k}}^{N}i_{j} - NGv_{i}^{*} + \sum_{\substack{j=1\\j\neq k}}^{N}i_{j}Z_{lj}}{\left(1 + \left(1 + \frac{Z}{NZ_{L}}\right)GK_{2}H(N-1) - Z_{lk}\right)}$$
(4.18)

# 4.5 Stability and harmonic impedance analysis of parallel multi inverter system

In this section, control system dynamics and stability of the voltage and current control loop are investigated by using the root locus and Bode plot methods.

## 4.5.1 Stability analysis of the voltage control loop without gain schedulers

From (4.17), the stability of the output voltage only depends on the denominator in which the characteristic equation is

$$1 + \frac{Z}{NZ_L} = 0 \tag{4.19}$$

From this characteristic equation, the effect of the proportional and resonant gains of the voltage controller ( $K_P$  and  $K_{Res}$ ) on voltage regulation stability are investigated. By replacing Z in (4.19) with (4.7) and separating the factors  $K_P$  and  $K_{Res}$ , the characteristic equations to find the root locus of  $K_P$  and  $K_{Res}$ , become (4.20) and (4.21) respectively.

$$1 + \frac{K_{P} \left[ n_{kp2} s^{2} + n_{kp1} s + n_{kp0} \right]}{d_{kp4} s^{4} + d_{kp3} s^{3} + d_{kp2} s^{2} + d_{kp1} s + d_{kp0}} = 0$$
(4.20)  

$$n_{kp2} = NZ_{L}K_{1} ; n_{kp1} = NZ_{L}K_{1} 2w_{c} ; n_{kp0} = NZ_{L}K_{1}(w_{c}^{2} + w_{o}^{2}) ;$$
  

$$d_{kp4} = NZ_{L}L_{f}C_{f} ; d_{kp3} = NZ_{L} \left( 2w_{c}L_{f}C_{f} + R_{f}C_{f} + K_{1}K_{c}C_{f} \right) + L_{f}$$
  

$$d_{kp2} = NZ_{L} \left[ L_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}R_{f}C_{f} + 2w_{c}K_{1}K_{c}C_{f} + 1 \right] + 2L_{f}w_{c} + R_{f}$$
  

$$d_{kp1} = NZ_{L} \left[ R_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c} + K_{1}K_{c}C_{f}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{Res} \right] + L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c} ;$$
  

$$d_{kp0} = NZ_{L} \left( w_{c}^{2} + w_{o}^{2} + K_{1}K_{Res}w_{c} \right) + R_{f}(w_{c}^{2} + w_{o}^{2})$$

Chapter 4: Improved Instantaneous Average Current Sharing Control

$$1 + \frac{K_{\text{Res}}[n_{kr1}s + n_{kr0}]}{d_{kr4}s^4 + d_{kr3}s^3 + d_{kr2}s^2 + d_{kr1}s + d_{kr0}} = 0$$
(4.21)

$$n_{kr1} = NZ_{L}K_{1} ; n_{kr0} = NZ_{L}K_{1}w_{c} ; d_{kr4} = NZ_{L}L_{f}C_{f}$$

$$d_{kr3} = NZ_{L} (2w_{c}L_{f}C_{f} + R_{f}C_{f} + K_{1}K_{c}C_{f}) + L_{f}$$

$$d_{kr2} = NZ_{L} [L_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}R_{f}C_{f} + 2w_{c}K_{1}K_{c}C_{f} + K_{1}K_{P} + 1] + 2L_{f}w_{c} + R_{f}$$

$$d_{kr1} = NZ_{L} [R_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{c}C_{f}(w_{c}^{2} + w_{o}^{2}) + 2K_{1}K_{P}w_{c} + 2w_{c}]$$

$$+ L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c}$$

$$d_{kr0} = NZ_{L} [(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{P}(w_{c}^{2} + w_{o}^{2})] + R_{f}(w_{c}^{2} + w_{o}^{2})$$

where  $K_1$  is the gain for gain scheduler 1,  $K_P$ ,  $K_{Res}$  and  $w_c$  are the proportional gain, resonant gain, and cut off frequency of the PR voltage controller respectively and  $w_o$ is the system fundamental frequency. Using equations (4.20) and (4.21), the system values in Table 4.1 and  $K_I$  set to 1, the root locus is plotted at difference  $K_{Res}$  values in Figure 4.8. As all parallel connected inverters are assumed identical, the root locus will be the same no matter how many inverters are connected to the system. The system is generally stable because all the poles are located on the left half plane of the imaginary axis. From the plot, when  $K_P$  is increased, the system becomes more oscillatory, and the system is most stable when  $K_{Res}$  is small. Figure 4.9 shows the root locus plot for (4.21) at different  $K_P$  values. The system becomes less stable as  $K_{Res}$  increases and should not exceed 46600 to ensure that the system is maintained in the stable region.

| Description                                | Value        |
|--------------------------------------------|--------------|
| Filter Inductance $(L_f)$                  | 1 mH         |
| Filter Resistance $(R_f)$                  | 0.2 Ω        |
| Filter Capacitance $(C_f)$                 | 20 µF        |
| Feed-forward Gain $(K_f)$                  | 1            |
| Capacitor Current Gain $(K_c)$             | 5            |
| Nominal Frequency ( <i>w<sub>o</sub></i> ) | 314.15 rad/s |
| Cutoff Frequency $(w_c)$                   | 94.24 rad/s  |
| Number of Parallel Connected Inverter (N)  | 2            |
| Load Impedance $(Z_L)$                     | 10 Ω         |

Table 4.1 Parameter list



Figure 4.8 Root locus of (4.20) at different value of  $K_{Res}$ .



Figure 4.9 Root locus of equation (4.21) at different  $K_{P}$ .

## 4.5.2 Harmonic impedance

The performance of a control system also depends on harmonic impedance. In the ideal case, the harmonic impedance should be zero in order to minimize the harmonic voltage distortion from the inverter when the load causes distortion [4.10]. Figure 4.10 shows Bode plots for the system output impedance at different  $K_P$  values when  $K_{Res}$  is 100. From the plot, a larger  $K_P$  gives a lower overall harmonic impedance and the peak response occurs at a higher frequency. The phase margins when  $K_P$  is 10, 5, 1 and 0.2 are -96.5° at 1480 Hz, -96.15° at 863 Hz, -86.6° at 313 Hz and -71.1° at 217 Hz, respectively. All cases indicate stable operation.



Figure 4.10 Bode plot of output impedance (Z) for  $K_{Res}$ =100.

 $K_P$  and  $K_{Res}$  are selected based on the previous root locus and Bode plots to ensure a stable system and at the same time give low overall harmonic impedance. Lower  $K_P$  ensures better system stability but produces higher harmonic impedance. A higher  $K_P$  gives lower harmonic impedance but makes the system more oscillatory. So there is a trade-off between the two factors. The values of 5 and 100 have been selected for  $K_P$  and  $K_{Res}$  respectively.

# 4.5.3 Stability analysis of current sharing loop without gain schedulers

From (4.18), the stability of the output current of  $k^{th}$  inverter depends on the denominator, for which the characteristic equation is given by

$$1 + \left(1 + \frac{Z}{NZ_L}\right) GK_2 H(N-1) - Z_{lk} = 0$$
(4.22)

H, as mentioned, is the outer current sharing loop controller. It utilizes a proportional resonance controller, given by (4.23)

$$H = K_{PH} + \frac{K_{\text{Res}H}(s + w_c)}{s^2 + 2w_c s + w_c^2 + w_o^2}$$
(4.23)

where  $K_{PH}$  is the proportional gain and  $K_{ResH}$  is the resonant gain of the controller.

The effects of these parameters value on the stability of the output current are investigated. Replacing *H* in (4.22) with (4.23) and rearranging the equation to factor  $K_{PH}$  and  $K_{ResH}$ , the characteristic equations to find the root locus for  $K_{PH}$  and  $K_{ResH}$  are (4.24) and (4.25) respectively.

$$1 + \frac{K_{PH} \begin{pmatrix} P_{n8}s^{8} + P_{n7}s^{7} + P_{n6}s^{6} + P_{n5}s^{5} \\ + P_{n4}s^{4} + P_{n3}s^{3} + P_{n2}s^{2} + P_{n1}s + P_{n0} \end{pmatrix}}{P_{d10}s^{10} + P_{d9}s^{9} + P_{d8}s^{8} + P_{d7}s^{7} + P_{d6}s^{6}} = 0$$

$$+ P_{d5}s^{5} + P_{d4}s^{4} + P_{d3}s^{3} + P_{d2}s^{2} + P_{d1}s + P_{d0}$$

$$1 + \frac{K_{ResH} \begin{pmatrix} R_{n7}s^{7} + R_{n6}s^{6} + R_{n5}s^{5} + R_{n4}s^{4} \\ + R_{n3}s^{3} + R_{n2}s^{2} + R_{n1}s + R_{n0} \end{pmatrix}}{R_{d10}s^{10} + R_{d9}s^{9} + R_{d8}s^{8} + R_{d7}s^{7} + R_{d6}s^{6}} = 0$$

$$+ R_{d5}s^{5} + R_{d4}s^{4} + R_{d3}s^{3} + R_{d2}s^{2} + R_{d1}s + R_{d0}$$

$$(4.25)$$

Detailed equation components for both equations are shown in Appendix B.5.1. Using (4.24), the root locus for  $K_{PH}$  plotted for difference  $K_{ResH}$  is shown in Figure 4.11, while the root locus for  $K_{ResH}$  at difference  $K_{PH}$  is plotted using (4.25) and is shown in Figure 4.12. For both plots, values from Table 4.1 are used,  $K_P$  is 5,  $K_{Res}$  is 100 and  $K_1$  and  $K_2$  are 1. Both root loci indicate that the system is stable because all the poles are located on the left half plane of the imaginary axis. From these plots, increasing  $K_{PH}$  makes the system more oscillatory while increasing  $K_{ResH}$  makes the system more unstable. The system will become unstable when  $K_{ResH}$  exceeds 28,400.



Figure 4.11 Root locus of (4.24) at different values of  $K_{ResH}$ .  $K_1$  and  $K_2$  are 1.



Figure 4.12 Root locus of (4.25) at different value of  $K_{PH}$ .  $K_1$  and  $K_2$  are set to 1.

Bode plots of (4.22) in Figure 4.13 shows the system frequency response at difference values of  $K_{ResH}$  when  $K_{PH}$  is 0.2. The fundamental frequency gain increases when  $K_{ResH}$  is increased. The fundamental frequency gain should be high enough so that the current sharing controller produces a signal to make the inverter output the appropriate current. Based on these considerations,  $K_{PH}$  is chosen as 0.2 and  $K_{ResH}$  is set to 1000.



#### 4.5.4 Stability analysis of controller with gain schedulers

Adding gain schedulers affects the stability of the system. The gain scheduler technique can be considered as a collection of linear controllers to control a nonlinear system [4.11], so the root locus method can be used to determine the stability of the system. From (4.17), the voltage stability is only affected by  $K_1$  and not  $K_2$ . However as explain in section 4.3.2, Gain Scheduler 1 limits the value of  $K_1$  so that it does not make the controlled signal peak amplitude exceeds the DC-link voltage value. By having this limitation, the modulation index will not exceed 1 thereby prevent the system from becoming unstable. This can be proved by investigating the root locus of  $K_1$ . By replacing Z in (4.19) with (4.7) and rearrange the equation to factor out  $K_1$ , the characteristic equation to find the root locus for  $K_1$  becomes

$$1 + \frac{K_{1} \Big[ n_{k3}s^{3} + n_{k2}s^{2} + n_{k1}s + n_{k0} \Big]}{d_{k4}s^{4} + d_{k3}s^{3} + d_{k2}s^{2} + d_{k1}s + d_{k0}} = 0$$
(4.26)  

$$n_{k3} = NZ_{L}K_{c}C_{f} ; n_{k2} = NZ_{L} \Big( 2w_{c}K_{c}C_{f} + K_{P} \Big);$$

$$n_{k1} = NZ_{L} \Big[ K_{c}C_{f} (w_{c}^{2} + w_{o}^{2}) + 2K_{P}w_{c} + K_{Res} \Big];$$

$$n_{k0} = NZ_{L} \Big[ K_{P} (w_{c}^{2} + w_{o}^{2}) + K_{Res}w_{c} \Big]; d_{k4} = NZ_{L}L_{f}C_{f} ;$$

$$d_{k3} = NZ_{L} \Big( 2w_{c}L_{f}C_{f} + R_{f}C_{f} \Big) + L_{f} ;$$

$$d_{k2} = NZ_{L} \Big( L_{f}C_{f} (w_{c}^{2} + w_{o}^{2}) + 2w_{c}R_{f}C_{f} + 1 \Big) + 2L_{f}w_{c} + R_{f} ;$$

$$d_{k1} = NZ_{L} \Big( R_{f}C_{f} (w_{c}^{2} + w_{o}^{2}) + 2w_{c} \Big) + L_{f} (w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c} ;$$

$$d_{k0} = NZ_{L} \Big( w_{c}^{2} + w_{o}^{2} \Big) + R_{f} (w_{c}^{2} + w_{o}^{2}) \Big)$$

Using equation (4.26) and the system values from Table 4.1 and Table 4.2, the root locus of  $K_I$  when it is increases from 0 to 2 is plotted and shown in Figure 4.14. From this figure, the voltage is stable for all value of  $K_I$ .

As previously stated, current stability is based on the characteristic equation given in (4.22). From this equation, the values of  $K_1$  and  $K_2$  impact the current stability. To investigate the effect of  $K_2$  on the current sharing loop stability, (4.22) is rearrange to factor out  $K_2$  and the characteristic equation becomes (4.27).

Chapter 4: Improved Instantaneous Average Current Sharing Control

$$1 + \frac{K_2 \begin{pmatrix} T_{n8}s^8 + T_{n7}s^7 + T_{n6}s^6 + T_{n5}s^5 \\ + T_{n4}s^4 + T_{n3}s^3 + T_{n2}s^2 + T_{n1}s + T_{n0} \end{pmatrix}}{T_{d10}s^{10} + T_{d9}s^9 + T_{d8}s^8 + T_{d7}s^7 + T_{d6}s^6} = 0$$

$$+ T_{d5}s^5 + T_{d4}s^4 + T_{d3}s^3 + T_{d2}s^2 + T_{d1}s + T_{d0}$$

$$(4.27)$$

Detail equation (4.27) components are presented in Appendix B.5.2. Using this equation and parameter values from Table 4.1 and Table 4.2, the root locus of  $K_2$  at different  $K_1$  is shown in Figure 4.15. This figure indicates the acceptable range of  $K_2$  that can be applied by gain scheduler 2 to the system so that the system stays in a stable region. Higher values of  $K_1$  makes the output current more oscillatory while higher  $K_2$  make the system more unstable, tending to oscillate. Also lower  $K_1$  reduces the acceptable range of  $K_2$ . So in the design stage, the range of  $K_2$  should be selected based on the root locus of  $K_2$  when  $K_1$  is minimum.



Figure 4.15 Root locus plot of (4.27) using parameter in Table 4.1.

# 4.6 Simulation results

Several Matlab/Simulink simulations have been conducted to investigate the performance of conventional IACS (PI control without gain schedulers) and improved IACS (PR control with gain schedulers) when varying the line impedance between the inverters and the load. The system configuration is as in figure 4.2 (but for two parallel connected inverters). The communication delay is represented by adding 1 sample delay. System parameters are shown in Table 4.1 and Table 4.2. The simulations are divided into two parts. In the first part, the performance of controller under inductive line impedance is investigated and the second part covers resistive line impedance.

# **4.6.1** Part 1 (Inductive line impedance)

The line impedance for both inverters is given in Table 4.3. The line inductance of inverter 2,  $L_{Line2}$ , is reduced from 5mH to 0 in 0.5mH steps. These simulations are conducted for 4 load conditions, as given in Table 4.4. The simulations are for both controller cases; i) conventional IACS and ii) improved IACS.

| Description                                                  | Value                                                                    |
|--------------------------------------------------------------|--------------------------------------------------------------------------|
| DC Link Voltage (V <sub>DC</sub> )                           | 400 V                                                                    |
| Reference Voltage $(v_i^*)$                                  | 240 Vrms                                                                 |
| Switching Frequency                                          | 4.2 kHz                                                                  |
| Conventional - Proportional Gain $(k_p)$                     | 4.5                                                                      |
| Conventional - Integral Gain $(k_i)$                         | 2780                                                                     |
| Conventional Current Controller<br>Transfer Function $(H_c)$ | $\frac{40(1.6\times10^{-4}s+1)}{(1\times10^{-3}s+1)(1\times10^{-5}s+1)}$ |
| Voltage Controller Proportional Gain $(K_P)$                 | 5                                                                        |
| Voltage Controller Resonant Gain ( $K_{Res}$ )               | 100                                                                      |
| Current Controller Proportional Gain ( $K_{PH}$ )            | 0.2                                                                      |
| Current Controller Resonant Gain (K <sub>ResH</sub> )        | 1000                                                                     |

Table 4.2 System parameters

| Table 4.3 Simulation Part 1 - line impedance val | lue |
|--------------------------------------------------|-----|
|--------------------------------------------------|-----|

| 1                                                        |        |
|----------------------------------------------------------|--------|
| Description                                              | Value  |
| Inverter 1 Line Resistance ( <i>R</i> <sub>Line1</sub> ) | 0.01 Ω |
| Inverter 2 Line Resistance ( $R_{Line2}$ )               | 0.01 Ω |
| Inverter 1 Line Inductance ( <i>L<sub>Line1</sub></i> )  | 5 mH   |
| Inverter 2 Line Inductance ( <i>L<sub>Line2</sub></i> )  | 5 mH   |

| Load Condition | Active Power (W) | <b>Reactive Power (VAr)</b> |
|----------------|------------------|-----------------------------|
| 1              | 4000             | 1600                        |
| 2              | 3000             | 1200                        |
| 3              | 2000             | 800                         |
| 4              | 1000             | 400                         |

Table 4.4 Load condition for simulation Part 1 and Part 2

Part 1 simulation results for conventional and improved IACS controllers are shown in the parts of Figure 4.16. For the conventional IACS controller, when the line inductance  $L_{Line2}$  decreases and the load is increased, the circulating current, the active power difference, and reactive power difference increase linearly. The improved IACS controller reduces the circulating current by 88%. Active power difference is also reduced by 97%, and reactive power difference is improved by 45%. These results indicate that the controller adaptive mechanism is able to improve inverter sharing performance.



Figure 4.16 Part 1 simulation results under inductive line impedance condition: (a) to (c) conventional IACS; and (d) to (f) improved IACS.

## **4.6.2** Part 2 (Resistive line impedance)

In the second part, the line impedance for both inverters is as given in Table 4.5. Then the line resistance of inverter 2,  $R_{Line2}$ , is reduced from  $0.8\Omega$  to  $0\Omega$  in  $0.08\Omega$  steps. The load conditions and controllers used are the same as in Part 1.

| Description                                | Value          |
|--------------------------------------------|----------------|
| Inverter 1 Line Resistance $(R_{Line1})$   | $0.8 \ \Omega$ |
| Inverter 2 Line Resistance ( $R_{Line2}$ ) | $0.8 \ \Omega$ |
| Inverter 1 Line Inductance $(L_{Line1})$   | 0.5 mH         |
| Inverter 2 Line Inductance $(L_{Line2})$   | 0.5 mH         |

Table 4.5 Simulation part 2 - line impedance value

The part 2 simulation results, using conventional IACS and improved IACS controllers, are shown in Figure 4.17. With resistive line impedances, the conventional IACS controller system produces a similar pattern as part 1, of circulating current, active power difference, and reactive power difference, when the line resistance,  $R_{Line2}$  and the load change as shown in Figure 4.17 parts (a) to (c). From Figure 4.17 parts (d) to (e), the improved IACS controller reduces the circulating current by more than 90%, reduce the active power difference by nearly 83%, and improves the reactive power difference by more than 96%.

Figure 4.18 shows inverter 1 and inverter 2 waveforms for the simulations in part 2 using the conventional IACS controller, while Figure 4.19 shows the waveforms when the improved IACS is used. From these figures, the current and power sharing have improved when using the proposed controller.


Figure 4.17 Part 2 simulation results under resistive line impedance condition: (a) to (c) conventional IACS; and (d) to(f) improved IACS.



Figure 4.18 Simulation waveforms of inverter 1 and inverter 2 (part 2) using conventional IACS controller when  $R_{Line2}$  is 0.08  $\Omega$  and load is 2000W 800VAr: (a) inverter voltage; (b) inverter current; (c) active power; and (d) reactive power.



Figure 4.19 Simulation waveforms of inverter 1 and inverter 2 (part 2) using improved IACS controller when  $R_{Line2}$  is set at 0.08  $\Omega$  and load is 2000 W 800 VAr: (a) inverter voltage, (b) inverter current, (c) active power, and (d) reactive power.

# 4.7 Experimental results

A microgrid consisting of two single phase IGBT inverters and a local load is built to confirm the effectiveness of the proposed improved IACS controller. The hardware arrangement is shown in Figure 4.20. Each inverter is controlled by an Infineon TriCore<sup>TM</sup> TC1796B DSP. The switching frequency for both inverters is 4.2 kHz. The LC output filter and other system parameters are listed in Table 4.6.

IACS control is implemented by having a third DSP receive the output current information from both inverters and then calculate the average current before sending it back to each inverter. This signal is then converted back to analogue by a DAC circuit. Experiments are conducted for both conventional and improved IACS controllers.



Figure 4.20 Hardware arrangement.

| Description                          | Value    |
|--------------------------------------|----------|
| DC Voltage ( $V_{DC}$ )              | 200 V    |
| Output Voltage                       | 110 Vrms |
| Switching Frequency                  | 4.2 kHz  |
| Filter Inductance $(L_f)$            | 1 mH     |
| Filter Resistance $(R_f)$            | 0.2 Ω    |
| Filter Capacitance ( $C_f$ )         | 20 µF    |
| Inverter 1 Line Impedance $(Z_{ll})$ | 3.5 mH   |
| Inverter 2 Line Impedance $(Z_{l2})$ | 5 mH     |
| Load                                 | 0.5kW    |

 Table 4.6 Parameters for hardware implementation

The results for the conventional IACS controller are shown in Figure 4.21 (a) while Figure 4.21 (b) shows the results for the improved IACS controller. From the results, the conventional IACS is unable to compensate the difference of line impedance among the inverters while the improved IACS controller is able to reduce the current difference from 0.97 A to 0.3 A through its adaptive action. The output voltage of each inverter and the load voltage are shown in Figure 4.22. Inverter 1 and inverter 2 output voltage total harmonic distortion (THD) are measured at 1.8% and 1.9% respectively.



Figure 4.21 Inverter 1 output current, inverter 2 output current, load current and current difference:a) conventional IACS and b) improved IACS.



Figure 4.22 Inverter 1 output voltage, inverter 2 output voltage, and load voltage.

# 4.8 Summary

An improved instantaneous average current sharing control scheme has been proposed that improves the conventional IACS controller which performs poorly under impedance mismatching. PR controller is used (instead of PI control) for voltage regulation and two gain schedulers have been included into the conventional IACS controller. This first gain scheduler changes the modulation index of the modulating signal while the second gain scheduler modifies the current error signal. However it's worth mentioning that the use of PR controller (that increases the order of the system from third order to fourth order) and the addition of two gain schedulers increase the complexity of the overall system. Simulations and experiments substantiate the enhanced performance over the conventional IACS controller when controlling parallel connected inverters under different line impedance conditions.

# References

- [4.1] S. V. Iyer, M. N. Belur, and M. C. Chandorkar, "A Generalized Computational Method to Determine Stability of a Multi-inverter Microgrid," *Power Electronics, IEEE Transactions on*, vol. 25, pp. 2420-2432, 2010.
- [4.2] L. Corradini, P. Mattavelli, M. Corradin, and F. Polo, "Analysis of Parallel Operation of Uninterruptible Power Supplies Loaded Through Long Wiring Cables," *Power Electronics, IEEE Transactions on*, vol. 25, pp. 1046-1054, 2010.
- [4.3] A. Tuladhar, J. Hua, T. Unger, and K. Mauch, "Control of parallel inverters in distributed AC power systems with consideration of line impedance effect," *Industry Applications, IEEE Transactions on*, vol. 36, pp. 131-138, 2000.
- [4.4] W. Yao, M. Chen, J. Matas, M. Guerrero, and Z. Qian, "Design and Analysis of the Droop Control Method for Parallel Inverters Considering the Impact of the Complex Impedance on the Power Sharing," *Industrial Electronics, IEEE Transactions on*, vol. PP, pp. 1-1, 2010.
- [4.5] C. Tsung-Po, "Dual-Modulator Compensation Technique for Parallel Inverters Using Space-Vector Modulation," *Industrial Electronics, IEEE Transactions on,* vol. 56, pp. 3004-3012, 2009.
- [4.6] S. Xiao, L. Yim-Shu, and X. Dehong, "Modeling, analysis, and implementation of parallel multi-inverter systems with instantaneous averagecurrent-sharing scheme," *Power Electronics, IEEE Transactions on*, vol. 18, pp. 844-856, 2003.

- [4.7] W. Tsai-Fu, C. Yu-Kai, and H. Yong-Heh, "3C strategy for inverters in parallel operation achieving an equal current distribution," *Industrial Electronics, IEEE Transactions on,* vol. 47, pp. 273-281, 2000.
- [4.8] I. P. a. J. Sun, *Robust Adaptive Control*: Prentice Hall, 1996.
- [4.9] R. Teodorescu, F. Blaabjerg, M. Liserre, and P. C. Loh, "Proportionalresonant controllers and filters for grid-connected voltage-source converters," *Electric Power Applications, IEE Proceedings* -, vol. 153, pp. 750-762, 2006.
- [4.10] K. H. Ahmed, A. M. Massoud, S. J. Finney, and B. W. Williams, "Autonomous adaptive sensorless controller of inverter-based islandeddistributed generation system," *Power Electronics, IET*, vol. 2, pp. 256-266, 2009.
- [4.11] F. Blanchini, "The gain scheduling and the robust state feedback stabilization problems," *Automatic Control, IEEE Transactions on*, vol. 45, pp. 2061-2070, 2000.

# Chapter 5

# Power Sharing Scheme of Parallel Connected Inverters for an Islanded Microgrid

This chapter presents a new control scheme that permits arbitrary power sharing between parallel connected inverters in a microgrid operating in island mode. The scheme processes active and reactive output power information from all inverters to a central controller which calculates the set-points for each inverter, based on the desired ratios of their output powers. This necessitates adjustment of the inverters' terminal voltages (phase and magnitude) relative to the voltage at the common ac bus. The proposed power-sharing scheme is validated using MATLAB/Simulink simulation and experimental results from three parallel connected inverters with a number of passive loads.

# 5.1 Background

The proposed IACS control technique presented in Chapter 4 requires high bandwidth communication among parallel connected inverters for average current information sharing. Although it has good current sharing performance, it is more suitable for a DG system that has inverters located in close proximity [5.1]. For a larger DG system, this control approach is difficult to implement. To avoid communications, droop control techniques are commonly used. However, as mentioned in section 2.2.1, the conventional droop technique suffers from problems such as inherent trade-off between voltage regulation and load sharing, poor performance under impedance mismatch, etc. Some proposed improvements to droop control, such as networked droop and hierarchical droop techniques, utilize low bandwidth communications to compensate the mentioned drawbacks. This implies that communication is necessary in order to achieve excellent voltage control and power sharing.

In this chapter, a new control scheme based on an average power sharing technique is presented. It uses low bandwidth communication between an inverter and the central controller for active and reactive power sharing. It can be an alternative to a modified droop based technique due to its features and advantages, as will be covered in this chapter.

# 5.2 Circuit configuration

The parallel connected inverter configuration used is shown in Figure 5.1. Each inverter module consists of a three-phase inverter, which is controlled using SPWM; an output power filter; a contactor; two voltage transducers; and an interfacing inductor. The first voltage transducer is after the output power filter, and is followed by a contactor. This transducer measures the inverter's output voltage when it is connected to the microgrid. The second voltage transducer is after the contactor, enabling the inverter to measure the point of common coupling voltage ( $V_{pcc}$ ) prior and during the synchronization stage. This measured voltage is sent to the reference voltage generator (RVG) to adjust the reference voltage ( $V^*$ ) so that it is synchronized to  $V_{pcc}$ . When an inverter is connected to the microgrid, RVG will provide the reference voltage for the controller. Each inverter output voltage is regulated by a proportional integral (PI) controller in the *d-q* synchronous reference frame, as shown in Figure 5.2. Parameter selection for a PI controller is presented in Appendix C.

The interfacing inductor limits inrush current during inverter synchronization to the ac bus. This inductor dominates the overall line impedance, hence the system becomes inductive. The central controller receives active and reactive power information from each inverter and calculates the active and reactive power references for each inverter. These power references are sent to RVG for phase and amplitude adjustments. Low bandwidth communication is used to share the power information between the inverters. Communication details are considered in sections 5.4.3 and 5.4.4.

The use of a contactor and two voltage transducers enables the inverter to operate in 4 different modes.

- ➤ Mode 1
  - Contactor is opened.
  - Inverter is not connected to the microgrid.
  - Inverter is not generating voltage.

- ➤ Mode 2
  - Contactor is opened.
  - Inverter is not connected to the microgrid.
  - Inverter is not generating voltage.
  - Inverter measures  $V_{pcc}$ , which is the microgrid network voltage, through the transducer placed after the contactor. This information is used for voltage synchronization.
- ➤ Mode 3
  - Contactor is opened.
  - Inverter is not connected to microgrid.
  - Inverter is generating voltage.
  - Voltage transducer before the contactor is used to measure the output voltage and inverter builds up voltage in a closed loop mode.
- ➤ Mode 4
  - Contactor is closed.
  - Inverter is connected to the microgrid.
  - Inverter is generating voltage.
  - Inverter supplies power to the microgrid.





Figure 5.2 Controller for each inverter.

# 5.3 Synchronization of parallel inverter

Synchronization with minimum error in the phase and magnitude of the connecting inverter compared to those in operation is important for a proper transition from single inverter operation to parallel operation. Improper synchronization creates large inrush current at the moment of connection to the AC bus. Several approaches have been proposed to obtain proper voltage synchronization [5.2-7]. In [5.2], the authors utilized a synchronization control unit (SCU) that uses a microcontroller to generate a synchronous signal and sends it to each parallel connected inverter in every line

cycle. This approach depends on the SCU and synchronization is affected if the SCU fails.

In [5.4-6], a synchronization bus that contains the wired-AND results of a square wave generated by each module, was used. The synchronization signal is then sent to each module for  $V^*$  synchronization. There is also precondition controlling of the frequency of the synchronization signal for stabilizing it to the fundamental frequency. In [5.7], the authors proposed a synchronization bus that contains the average value of  $V^*$  from all modules. Each inverter sends a  $V^*$  signal to the bus through an averaging circuit. The average signal is then sent back to each module and the zero crossing instant of this signal is used to adjust  $V^*$  generation. However, such approaches [5.4-7] suffer from complexity and dependent on the communication bandwidth of the synchronization bus. They also lack reliability as the overall system could collapse if a bus fault occurs. A phase locked loop (PLL) approach was adopted in [5.3]. A PLL is an approach which enables one signal to track the phase of another. It allows an output signal to synchronize with a reference input signal in phase and frequency [5.8]. However, there are drawbacks in terms of implementation complexity and it is inherently noise sensitive. Furthermore, loss of synchronization can occur during distorted or unbalanced voltages.

In the next section, the proposed voltage synchronization scheme based on a zero crossing detection technique is presented.

## 5.3.1 Voltage synchronized, zero crossing detection based scheme

In this approach, zero crossing detection is used to synchronize the connecting inverter's reference voltage frequency and phase to the voltage at the point of common coupling ( $V_{pcc}$ ). The synchronization flow chart is shown in Figure 5.3. Before the synchronization process starts, ac voltage must be established on the microgrid network. The first inverter, in Mode 4, establishes the microgrid voltage and frequency using an internally generated reference voltage  $V^*$  defined as follows:

$$V^*(k) = E\sin\alpha(k) \tag{5.1}$$

$$\alpha(k) = \alpha(k-1) + 360 \cdot f \cdot T(k)$$
  
if  $\{\alpha(k) \ge 360\}$  (5.2)

$$\alpha(k) = \alpha(k) - 360$$

$$T(k) = 1/f_{sw} \tag{5.3}$$

where *E* is the preset amplitude,  $\alpha(k)$  is the angle, *f* is the system fundamental frequency, T(k) is the sampling period, and  $f_{sw}$  is the switching (sampling) frequency. During synchronization of subsequent inverters, each connecting inverter measures its  $V_{pcc}$  and sends this information to its RVG.

If the voltage is already established on the microgrid, the inverter starts the synchronization process from Mode 2. The connecting inverter generates the  $V^*$ . The inverter then detects the zero crossing of  $V_{pcc}$ . This is the point when  $V_{pcc}$  changes from –ve to +ve. Details on the proposed zero crossing technique are covered in section 5.3.2. At this point, the inverter resets  $\alpha(k)$  to 0 to ensure that  $V^*$  is in phase with  $V_{pcc}$ . Then  $V^*$  and  $V_{pcc}$  waveforms will be as in Figure 5.4 (a). For the ideal case where there is no clock cycle difference among DSPs, this will be the end of the synchronization process. The inverter can be changed to Mode 3, generate voltage and ready to be connected to the microgrid. However, this is usually not the case. The clock cycle difference makes the frequency of  $V^*$  differ slightly from  $V_{pcc}$ . If the  $V^*$  frequency is slightly lower, the  $V^*$  waveform moves to the right of the  $V_{pcc}$  waveform, as shown in Figure 5.4 (c).



Figure 5.3 Synchronization flow chart.



Figure 5.4  $V^*$  and  $V_{pcc}$  waveforms. (a)  $V^*$  and  $V_{pcc}$  in phase with each other. (b)  $V^*$  has a lower frequency than  $V_{pcc}$ . (c)  $V^*$  has a higher frequency than  $V_{pcc}$ .

From these observations, some corrective action should be taken. Frequency synchronization can be achieved using Reset-Wait-Measure-Change procedural loops. After generating  $V^*$  and setting  $\alpha(k)$  to 0, Count(k) is set to 0. This is a counter for the frequency synchronization loops. The system then waits for  $t_x$  seconds, which is the time to observe the behavior of  $V^*$  and then measure the voltage difference  $V_{diff}(k)$ .

 $V_{diff}(k)$  is defined as:

$$V_{diff}(k) = V_{pcc}(k) - V^{*}(k)$$
(5.4)

There are 3 possible values for  $V_{diff}(k)$ . The value is 0 if the frequency of  $V^*$  and  $V_{pcc}$  is the same. If  $V^*$  frequency is lower than  $V_{pcc}$ ,  $V_{diff}(k)$  will be +ve and if the  $V^*$  frequency is higher than  $V_{pcc}$ ,  $V_{diff}(k)$  will be –ve as shown in Figure 5.4 parts (b) and (c) respectively. For a +ve value of  $V_{diff}(k)$ , the switching period T(k) is increased to increase  $V^*$  frequency while for a –ve  $V_{diff}(k)$ , the switching period T(k) is decreased to decrease  $V^*$  frequency as shown in the following equations.

$$if V_{diff} > 0 T(k) = T(k-1) + X(k) if V_{diff} < 0 T(k) = T(k-1) - X(k)$$
(5.5)

where X(k) is the offset value. The initial value of X(k) is chosen large enough to change the polarity of  $V_{diff}$  at the second loop cycle and the value of a thousandth of T(k) is an appropriate selection for X(k).  $\alpha(k)$  is then reset back to 0 to ensure  $V^*$  is in phase again with  $V_{pcc}$ . The process continues, calculating the next cycle value of X(k), namely

$$X(k+1) = \frac{1}{2} X(k)$$
(5.6)

The next cycle value of X(k) is set to be half the present value so that the value converges after several loops. *Count*(*k*) is then incremented:

$$Count(k) = Count(k) + 1 \tag{5.7}$$

The DSP checks whether Count(k) is smaller or equal to the specified number of loops required,  $N_L$ . The frequency synchronization looping repeats if Count(k) has not reach  $N_L$  and proceeds to the next stage when  $N_L$  is reached. Normally the value of  $N_L$  is selected to be more than 10 to get satisfactory results. This is because after 10 iterations, X(k) converges to 0.1% of its initial value.

After the synchronization process, the inverter moves to Mode 3 in which it generates a voltage based on the new synchronized  $V^*$ . The inverter is now ready to be connected to the microgrid.

#### 5.3.2 Zero crossing detection

The zero crossing detection method used is based on measurement of the voltage and locating the zero crossing of the instantaneous voltage which is the instant when the voltage changes from –ve to +ve as shown in Figure 5.4 (b).

Due to the use of switching devices, noise problems are unavoidable. Noise will affect the accuracy of zero crossing detection [5.9]. To solve the noise issue, an author has proposed a neural network structure and a logic circuit which produces the time elapsed from the previously detected zero-crossing instant as a feedback signal to the network [5.10]. Although this method gives competitive performance, it is complex and difficult to implement practically [5.11].

Using an averaged instantaneous voltage can give a good approximation of the real instantaneous value. Several instantaneous voltage samples are measured during one switching cycle and then averaged to get the average value. The average instantaneous voltage is given by

$$V(k) = \frac{V(k_1) + V(k_2) + \dots + V(k_n)}{n}$$
(5.8)

where  $V(k_n)$  is the  $n^{th}$  instant of the instantaneous voltage and n is the total measured instants. The more measurements, the better the approximation. However, the control bandwidth of the controller should be taken into consideration. More measurements consume control bandwidth. Zero crossing detection is based on this averaged instantaneous voltage value.

To detect the voltage zero crossing, the previous cycle value V(k-1) is required. The controller then starts to locate the zero crossing by searching for the following conditions:

$$V(k-1) < 0V \quad AND \quad V(k) = 0V \tag{5.9}$$

However, in practice, it is difficult to meet ideal conditions. It is not possible to get an exact 0 value for V(k). A more attainable condition can be used:

$$V(k-1) < 0V \text{ AND } V(k) > 0V \text{ AND } V(k) < 0.1V$$
 (5.10)

This condition specifies that V(k-1) should be –ve while V(k) should fall within the range 0 to 0.1. This is a close enough approximation to a zero value. The controller may need a number of cycles to locate a V(k) value that meets these conditions. However, for a fast DSP this detection process may take a few milliseconds.

Another important issue to be considered is system power quality disturbance. A small disturbance deteriorates the position of zero crossing and estimation accuracy. To work around this, a voltage checking algorithm is included to check the consistency of the zero crossing during the synchronization phase. A counter  $C_{check}$  is used to ensure that after the system locates the first zero crossing, the next zero crossing detection should only occur when  $C_{check}$  equals  $C_{zero}$  which is given by:

$$C_{zero} = \frac{f_{sw}}{f} \tag{5.11}$$

where  $f_{sw}$  is the sampling frequency and f is the system fundamental frequency. The counter  $C_{check}$  is reset to zero every time the system locates the zero crossing. When the system detects that there is no consistency in the measurements, the voltage is assumed have disturbances and waits until stable measurements occurs, to proceed with the synchronization.

# 5.4 **Proposed power sharing technique**

This section discusses the proposed power sharing technique, central controller, reference voltage adjustment, and communications.

#### 5.4.1 Central controller

The main function of the central controller is to process the output active and reactive power information from each inverter and then generate active and reactive power references for each unit. A central controller approach offers the advantage of being able to share the total active and reactive powers between the inverters by an arbitrary ratio that can be specified. The power reference calculation only includes power information from microgrid connected inverters, excluding any information from inverters intentionally disconnected from the microgrid or when there is a communication problem with a particular inverter. This is achieved by implementing the communication strategy covered in section 5.4.4. Assuming N inverters connected to the microgrid, the total ratio for active power and reactive powers are defined as follows:

$$r_{PT} = \sum_{j=1}^{N} r_{Pj}$$
  $r_{QT} = \sum_{j=1}^{N} r_{Qj}$  (5.12)

where  $r_{Pj}$  and  $r_{Qj}$  are the active and reactive power ratios set for the  $j^{th}$  inverter respectively. The active and reactive power references for the  $j^{th}$  inverter are:

$$P_{j}^{*}(k) = \frac{r_{Pj}}{r_{PT}} \sum_{h=1}^{N} P_{h}(k-1) \qquad Q_{j}^{*}(k) = \frac{r_{Qj}}{r_{QT}} \sum_{h=1}^{N} Q_{h}(k-1)$$
(5.13)

where  $P_h$  and  $Q_h$  are the output active and reactive powers from the  $h^{th}$  inverter respectively.

#### 5.4.2 Reference voltage adjustment

When the RVG of an inverter receives the power references from the central controller, it calculates the active and reactive power differences. The active and reactive power differences of the  $j^{th}$  inverter are:

$$P_{\Delta j}(k) = P_j^*(k) - P_j(k-1) \qquad Q_{\Delta j}(k) = Q_j^*(k) - Q_j(k-1)$$
(5.14)

From these power differences, the RVG adjusts the reference voltage in order to force the inverter active and reactive output powers to follow their references. The voltage adjustment is divided into two stages, viz., phase adjustment and amplitude adjustment. As stated, the system impedance is assumed to be dominated by inductive reactance, so the active power can be adjusted by varying the reference voltage phase at the filter bus relative to that of the common ac bus. On the other hand, the reactive power is changed by adjusting the amplitude of the reference voltage. There is no change in the frequency of the reference voltage. A more detail description is presented in the following subsections.

### a) Phase adjustment

The RVG monitors  $P_{\Delta j}$  and adjusts its power angle  $\alpha_j$  based on the following conditions:

$$if (P_{\Delta j} > P_{aj}) \qquad \alpha_{j}(k) = \alpha_{j}(k-1) + \Delta \alpha_{xj}$$

$$if (P_{bj} < P_{\Delta j} \le P_{aj}) \qquad \alpha_{j}(k) = \alpha_{j}(k-1) + \Delta \alpha_{yj}$$

$$if (P_{cj} < P_{\Delta j} \le P_{bj}) \qquad \alpha_{j}(k) = \alpha_{j}(k-1) + \Delta \alpha_{zj}$$

$$if (-P_{cj} < P_{\Delta j} \le P_{cj}) \qquad \alpha_{j}(k) = \alpha_{j}(k-1) + 0 \qquad (5.15)$$

$$if (-P_{bj} < P_{\Delta j} \le -P_{cj}) \qquad \alpha_{j}(k) = \alpha_{j}(k-1) - \Delta \alpha_{zj}$$

$$if (-P_{aj} < P_{\Delta j} \le -P_{bj}) \qquad \alpha_{j}(k) = \alpha_{j}(k-1) - \Delta \alpha_{yj}$$

$$f (P_{\Delta j} \le -P_{aj}) \qquad \alpha_{j}(k) = \alpha_{j}(k-1) - \Delta \alpha_{xj}$$

where  $P_{aj}$ ,  $P_{bj}$  and  $P_{cj}$  are the active power limits of the  $j^{th}$  inverter and  $\Delta \alpha_{xj}$ ,  $\Delta \alpha_{yj}$  and  $\Delta \alpha_{zj}$  are the adjustment angles for the  $j^{th}$  inverter, at every sampling time. The active power limits are defined as:

$$P_{aj} = \frac{1}{20} P_j^0 \qquad P_{bj} = \frac{1}{40} P_j^0 \qquad P_{cj} = \frac{1}{100} P_j^0 \tag{5.16}$$

where  $P_j^0$  is rated active power of the  $j^{th}$  inverter. These active power limits are selected to ensure power adjustments are done in steps. The given  $P_{cj}$  value ensures no power fluctuation occurs at the end of the power transient.

Figure 5.5 (a) shows the timing diagrams used to assist in deriving expression for the adjustment angles for the proposed power sharing.  $\Delta P_{xj}$ ,  $\Delta P_{yj}$  and  $\Delta P_{zj}$  are the changes in the *j*<sup>th</sup> inverter active power output as a result of different angle adjustments,  $T_d$  is power adjustment period, and  $T_r$  is the maximum time needed to

change the inverter output power from an initial operating condition to the desired new operating point. Selection of the  $T_r$  value impacts performance and stability. Time domain stability analysis is conducted for several  $T_r$  values and the results are presented in Appendix C.5.  $T_r$  can be divided into three regions with different output power adjustment levels, defined as follows:

$$T_a = \frac{2}{3}T_r$$
  $T_b = T_c = \frac{1}{6}T_r$  (5.17)

 $T_a$  occupies two third of  $T_r$  because large power adjustments take place during this period, while  $T_b$  and  $T_c$ , each take 1/6 of  $T_r$  because only small power adjustments are needed during these period. These values can give faster power adjustment during the initial transient and slower response at the end.

Assuming an inverter is just connected to the microgrid and required to output its rated active power, and the voltage magnitude at the filter bus and common ac bus remain constant within each sampling period, the following proportional expressions are obtained:

$$\frac{\Delta P_{xj}}{T_d} = \frac{P_j^0 - P_{aj}}{T_a} \qquad \frac{\Delta P_{yj}}{T_d} = \frac{P_{aj} - P_{bj}}{T_b} \qquad \frac{\Delta P_{zj}}{T_d} = \frac{P_{bj} - P_{cj}}{T_c} \quad (5.18)$$

The active power injected by an inverter into the common ac bus for the inductive system given in (3.3) is rearranged as follows (assuming  $E\approx V$ ) to obtain an expression for the adjustment angle:

$$\alpha = \sin^{-1} \left[ \frac{PX}{V^2} \right] \tag{5.19}$$

From this equation, the following expressions for adjustment angles can be obtained by replacing  $\Delta P_x$ ,  $\Delta P_y$  and  $\Delta P_z$  from (5.18), respectively, into the *P* term in (5.19).

$$\Delta \alpha_{xj} = \sin^{-1} \left[ \frac{T_d}{T_a} \frac{\left(P_j^0 - P_{aj}\right) X_j}{V^2} \right]$$

$$\Delta \alpha_{yj} = \sin^{-1} \left[ \frac{T_d}{T_b} \frac{\left(P_{aj} - P_{bj}\right) X_j}{V^2} \right]$$

$$\Delta \alpha_{zj} = \sin^{-1} \left[ \frac{T_d}{T_c} \frac{\left(P_{bj} - P_{cj}\right) X_j}{V^2} \right]$$
(5.20)

Adding or subtracting an adjustment value  $\Delta \alpha_{xj}$  to the angle  $\alpha_j$  produces rapid change in active power from the  $j^{th}$  inverter, while adjustment values  $\Delta \alpha_{yj}$  and  $\Delta \alpha_{zj}$  produce relatively slower changes in active power. When  $|P_{\Delta j}|$  is between  $P_{bj}$  and  $P_{cj}$ , even slower adjustment is needed to avoid active power output fluctuation around the set point.



Figure 5.5 Time diagrams for the voltage adjustment parameters: a) phase adjustment and b) amplitude adjustment.

#### b) Amplitude adjustment

The RVG also monitors  $Q_{\Delta j}$  and adjusts the reference voltage amplitude simultaneously as the load angle adjustment in the previous step. Adjustments to the reference voltage amplitude are based on the following conditions:

$$if (Q_{\Delta j} > Q_{aj}) \qquad E_{j}(k) = E_{j}(k-1) + \Delta E_{xj}$$

$$if (Q_{bj} < Q_{\Delta j} \le Q_{aj}) \qquad E_{j}(k) = E_{j}(k-1) + \Delta E_{yj}$$

$$if (Q_{cj} < Q_{\Delta j} \le Q_{bj}) \qquad E_{j}(k) = E_{j}(k-1) + \Delta E_{zj}$$

$$if (-Q_{cj} < Q_{\Delta j} \le Q_{cj}) \qquad E_{j}(k) = E_{j}(k-1) + 0 \qquad (5.21)$$

$$if (-Q_{bj} < Q_{\Delta j} \le -Q_{cj}) \qquad E_{j}(k) = E_{j}(k-1) - \Delta E_{zj}$$

$$if (-Q_{aj} < Q_{\Delta j} \le -Q_{bj}) \qquad E_{j}(k) = E_{j}(k-1) - \Delta E_{yj}$$

$$f (Q_{\Delta j} \le -Q_{aj}) \qquad E_{j}(k) = E_{j}(k-1) - \Delta E_{xi}$$

where  $Q_{aj}$ ,  $Q_{bj}$  and  $Q_{cj}$  are the active power limits of the  $j^{th}$  inverter and  $\Delta E_{xj}$ ,  $\Delta E_{yj}$  and  $\Delta E_{zj}$  are the amplitude adjustments for the  $j^{th}$  inverter at every sampling time. The active power limits are defined as:

$$Q_{aj} = \frac{1}{20}Q_j^0$$
  $Q_{bj} = \frac{1}{40}Q_j^0$   $Q_{cj} = \frac{1}{100}Q_j^0$  (5.22)

where  $Q_j^0$  is rated reactive power of the  $j^{th}$  inverter. The reasons for selecting these parameters are the same as those in the previous subsection (5.4.2 a).

The time diagram to assist in derivation of the expression for the amplitude adjustments is shown in Figure 5.5 (b).  $\Delta Q_{xj}$ ,  $\Delta Q_{yj}$  and  $\Delta Q_{zj}$  are the changes in the  $j^{th}$  inverter reactive power output as a result of different amplitude adjustments.

Assuming an inverter is just connected to the microgrid and required to output its rated reactive power, the following proportional expression are obtained:

$$\frac{\Delta Q_{xj}}{T_d} = \frac{Q_j^0 - Q_{aj}}{T_a} \qquad \frac{\Delta Q_{yj}}{T_d} = \frac{Q_{aj} - Q_{bj}}{T_b} \qquad \frac{\Delta Q_{zj}}{T_d} = \frac{Q_{bj} - Q_{cj}}{T_c}$$
(5.23)

The reactive power injected by an inverter into the common ac bus given in (3.4) is rearranged as follows (with the assumption that  $\alpha \approx 0$ ) to obtain the expression for the amplitude adjustments:

$$E - V = Q\frac{X}{V} = \Delta E \tag{5.24}$$

From this equation, the following expressions for amplitude adjustments can be obtained by replacing  $\Delta Q_x$ ,  $\Delta Q_y$  and  $\Delta Q_z$  from (5.23), respectively, into the *Q* term in (5.24).

$$\Delta E_{xj} = \left(Q_{j}^{0} - Q_{aj}\right) \frac{T_{d}}{T_{a}} \frac{X_{j}}{V}$$

$$\Delta E_{yj} = \left(Q_{aj} - Q_{bj}\right) \frac{T_{d}}{T_{b}} \frac{X_{j}}{V}$$

$$\Delta E_{zj} = \left(Q_{bj} - Q_{cj}\right) \frac{T_{d}}{T_{c}} \frac{X_{j}}{V}$$
(5.25)

The summarized reference voltage adjustment steps performed by the RVG are shown in Figure 5.6.

|                         | Phase Adjustment                                                                                               | Amplitude Adjustment                                                                                                                                                        |                                |
|-------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| 4                       | $if(P_{\Delta j} > P_{aj})$                                                                                    | $if(Q_{\Delta j} > Q_{aj})$                                                                                                                                                 | <b></b>                        |
|                         | $P = \alpha(k) = \alpha(k-1) + \Delta \alpha_{xj}$                                                             | $E(k) = E(k-1) + \Delta E_{xj} \qquad \mathbf{O}$                                                                                                                           |                                |
|                         | $if(P_{bj} < P_{\Delta j} \le P_{aj})$                                                                         | $if(Q_{bj} < Q_{\Delta j} \le Q_{aj}) \qquad \qquad$ |                                |
| $P_{\cdot \cdot} = +ve$ | $\mathbf{P} = \alpha(k-1) + \Delta \alpha_{yj}$                                                                | $E(k) = E(k-1) + \Delta E_{yj} \qquad \mathbf{O}$                                                                                                                           | $\mathbf{O}$ = 1.14            |
| Δj                      | $if(P_{cj} < P_{\Delta j} \le P_{bj})$                                                                         | $if(Q_{cj} < Q_{\Delta j} \le Q_{bj}) \qquad \qquad$ | $\mathcal{Q}_{\Delta j} = +ve$ |
|                         | $\boldsymbol{\rho} \qquad \boldsymbol{\alpha}(k) = \boldsymbol{\alpha}(k-1) + \Delta \boldsymbol{\alpha}_{zj}$ | $E(k) = E(k-1) + \Delta E_{zj}$                                                                                                                                             |                                |
| $P_{-0}$                | $if(-P_{cj} < P_{\Delta j} \le P_{cj})$                                                                        | $if(-Q_{cj} < Q_{\Delta j} \le Q_{cj}) \qquad Q_{cj}$                                                                                                                       |                                |
| $\Delta j = 0$          | $-P  \alpha(k) = \alpha(k-1) + 0$                                                                              | E(k) = E(k-1) + 0                                                                                                                                                           | $Q_{\Delta j} = 0$             |
|                         | $if(-P_{bj} < P_{\Delta j} \le -P_{cj})$                                                                       | $if(-Q_{bj} < Q_{\Delta j} \le -Q_{cj}) \qquad -Q_{cj}$                                                                                                                     |                                |
| P = va                  | $-\mathbf{P} \qquad \alpha(k) = \alpha(k-1) - \Delta \alpha_{zj}$                                              | $E(k) = E(k-1) - \Delta E_{zj} \qquad \mathbf{O}$                                                                                                                           |                                |
| $\Delta j^{ve}$         | $if (-P_{aj} < P_{\Delta j} \le -P_{bj})$                                                                      | $if(-Q_{aj} < Q_{\Delta j} \le -Q_{bj}) \qquad -Q_{bj}$                                                                                                                     | $Q_{\Delta j} = -ve$           |
|                         | $\boldsymbol{\alpha}(k) = \boldsymbol{\alpha}(k-1) - \Delta \boldsymbol{\alpha}_{yj}$                          | $E(k) = E(k-1) - \Delta E_{yj}$                                                                                                                                             |                                |
|                         | $-I_{aj}  if(P_{\Delta j} \leq -P_{aj})$                                                                       | $if(Q_{\Delta j} \le -Q_{aj}) \qquad -Q_{aj}$                                                                                                                               |                                |
| 4                       | $\alpha(k) = \alpha(k-1) - \Delta \alpha_{xj}$                                                                 | $E(k) = E(k-1) - \Delta E_{xj}$                                                                                                                                             | ★                              |
|                         |                                                                                                                |                                                                                                                                                                             |                                |

Figure 5.6 Illustration of the steps needed for simultaneous adjustment of the phase and amplitude of the inverter reference voltage.

### 5.4.3 Communication structure

The control technique requires low-bandwidth communication for active and reactive power information exchange between each inverter and the central controller. The communication type may vary depending on inverter unit location and the available communication structure. For example, in rural areas, company intranet and a dedicated website can be used for communication as proposed in [5.12]. If the inverters are located in the same building but separated distant from each other, the local area network communication can be used [5.13].

The experimentation in this chapter uses communication based on PWM signals outputted by each DSP and converted to dc at the target destination using low pass filters. The PWM frequency used is 10 kHz, which is higher than the inverter control switching frequency (4.2kHz). This frequency is adopted so that small filters can be used to filter the PWM carrier signal from the dc component.

### 5.4.4 Communication strategy

When considering any control strategy that uses communication, it is important to ensure that the system does not collapse during a communication failure. In the proposed power sharing technique, the following communication strategy is used to ensure that the system continues to operate safely even when there is a communication failure between the inverters and the central controller. The flow chart and PWM signals diagram for the proposed communication strategy are shown in Figure 5.7 parts (a) and (b) respectively.

### a) Communication from inverter to central controller

The communication strategy is implemented such that duty cycles of 0.8 and 0.1 are used to modulate rated and minimum power (active and reactive power) respectively. A duty cycle of 0 is used to send information that the inverter is not connected to the microgrid.

### b) Communication from the central controller to the inverter

A duty cycle of 0.8 is used to modulate maximum active and reactive power references and duty cycle of 0.1 is used to modulate the minimum active and reactive

power references. When the central controller detects that an inverter is not connected to microgrid (due to intentional disconnection or communication loss), it sends information with a duty cycle of 0 to that particular inverter.

#### c) Communication failure

This communication failure can be classified into two cases; loss of communication from inverter to central controller and/or loss of communication from central controller to an inverter.

In the first case, the central controller receives the same information as with the condition when an inverter is sending information with a duty cycle of 0. It assumes that the particular inverter is not connected to the microgrid and excludes it from calculation of the power references. The central controller sends information to that particular inverter with a duty cycle of 0.

For the second case, the inverter receives the same information for the condition when the central controller is sending information with a duty cycle of 0. For both cases, the inverter detects that there is a communication issue because it is still supplying power to the microgrid and expects valid power references.

When this occurs, the RVG of the particular inverter stops making any reference voltage (phase and amplitude) changes and power continues to be supplied to the microgrid based on the recent state of its output voltage. At the same time, it should send its power information with a duty cycle of 0 to the central controller to avoid its power being calculated in the power references calculation. The last step is crucial for the second case because if the inverter continues sending its actual power information to the central controller, this will results in the wrong power references been sent to the other inverters.

At this stage, the inverter is programmed to send its actual power information to the central controller every 0.1s to check whether the communication problem still exists or not. If it still does not receive a proper power reference from the central controller, it will resend the power information with a duty cycle of 0. These steps are repeated until the communication issues are resolved.



|                                                           | PWM Signals         |                                      |                       |  |
|-----------------------------------------------------------|---------------------|--------------------------------------|-----------------------|--|
| Information                                               |                     | Destination (before low-pass filter) |                       |  |
| mormation                                                 | Origin              | Normal                               | Communication<br>loss |  |
| From inverter <i>P<sub>j</sub> or Q<sub>j</sub> (min)</i> | D = 0.1             | D = 0.1                              | D = 0                 |  |
| From central controller $P_{j}^{*}$ or $Q_{j}^{*}$ (min)  | 1/f <sub>comm</sub> | 1/f <sub>comm</sub>                  | 1/f <sub>comm</sub>   |  |
| From inverter<br>P <sub>j</sub> or Q <sub>j</sub> (max)   | D = 0.8             | D = 0.8                              | D = 0                 |  |
| From central controller $P_{j}^{*}$ or $Q_{j}^{*}(max)$   | $1/f_{comm}$        | $1/f_{comm}$                         | 1/f <sub>comm</sub>   |  |
| Intentional<br>disconnection                              | D = 0               | D = 0                                | D = 0                 |  |
|                                                           | 1/f <sub>comm</sub> | 1/f <sub>comm</sub>                  | $1/f_{comm}$          |  |
| $(\mathbf{b})$                                            |                     |                                      |                       |  |

Figure 5.7 Communication strategy between inverter and central controller: (a) flow chart and (b) PWM signals.

# 5.5 Simulation results

This section presents Matlab/Simulink simulations to validate the performance of the proposed power-sharing scheme. The microgrid shown in Figure 5.1 comprises three parallel inverters and loads, with parameters listed in Table 5.1. The robustness of the proposed controller to impedance mismatch is investigated by using different interfacing inductance on all inverters.

| Description                               |           | Symbol                   | Value                                       |
|-------------------------------------------|-----------|--------------------------|---------------------------------------------|
| DC link voltage                           |           | V <sub>DC</sub>          | 150 V                                       |
| Reference voltage                         |           | $V^*$                    | 60 V (peak)                                 |
| Switching frequence                       | ÿ         | $f_{sw}$                 | 4.2 kHz                                     |
| System frequency                          |           | f                        | 50 Hz                                       |
| Communication fre                         | equency   | $f_{comm}$               | 10 kHz                                      |
| Proportional gain                         |           | $K_p$                    | 2                                           |
| Integral gain                             |           | K <sub>i</sub>           | 800                                         |
| Initial switching pe                      | riod      | T(0)                     | $1/f_{sw}$ s                                |
| Initial offset value                      |           | X(0)                     | <i>T(0)</i> /1000 s                         |
| Waiting time                              |           | $t_x$                    | 5 s                                         |
| Counter limit                             |           | $N_L$                    | 12                                          |
| Power adjustment p                        | period    | $T_d$                    | 5 ms                                        |
| Max power adjustn                         | nent time | $T_r$                    | 600 ms                                      |
| Filter inductance (a                      | ll)       | $L_{f}$                  | 2 mH                                        |
| Filter capacitance (all)                  |           | $C_{f}$                  | 30 µF                                       |
| Interfacing inductance 1                  |           | L <sub>int1</sub>        | 5 mH                                        |
| Interfacing inductance 2                  |           | L <sub>int2</sub>        | 3.75 mH                                     |
| Interfacing inductance 3                  |           | L <sub>int3</sub>        | 6.2 mH                                      |
| Line impedance 1                          |           | $Z_{line1}$              | 0.3 Ω                                       |
| Line impedance 2                          |           | Z <sub>line2</sub>       | 0.2 Ω                                       |
| Line impedance 3                          |           | Z <sub>line3</sub>       | 0.4 Ω                                       |
| Load 1 (R load)                           |           |                          | 440 W                                       |
| Load 2 (R load)                           |           |                          | 880 W                                       |
| Load 3 (RL load)                          |           |                          | 440W/ 60VAr                                 |
| Load 4 (RL load)                          |           |                          | 760W / 215VAr                               |
| Nonlinear Load                            |           |                          | 180 W                                       |
| Inverter 1 Rating                         |           |                          | 0.5 kW                                      |
| Inverter 2 Rating                         |           |                          | 0.5 kW                                      |
| Inverter 3 Rating                         |           |                          | 0.8 kW                                      |
| Part I                                    | P ratio   | $R_{P1}: R_{P2}: R_{P3}$ | 1:1:1                                       |
|                                           | Q ratio   | $R_{Q1}: R_{Q2}: R_{Q3}$ | 1:1:1                                       |
| Part II, III and IV                       | P ratio   | $R_{P1}: R_{P2}: R_{P3}$ | 1:2:4                                       |
|                                           | Q ratio   | $R_{Q1}: R_{Q2}: R_{Q3}$ | 1:1:1                                       |
| Part V                                    | P ratio   | $R_{P1}: R_{P2}: R_{P3}$ | 5:5:8                                       |
|                                           | Q ratio   | $R_{Q1}: R_{Q2}: R_{Q3}$ | 5:5:8                                       |
| Part VI                                   | P ratio   | $R_{P1}: R_{P2}: R_{P3}$ | $1:1:1 \rightarrow 1:2:4 \rightarrow 1:1:1$ |
|                                           | Q ratio   | $R_{Q1}: R_{Q2}: R_{Q3}$ | $1:1:1 \rightarrow 1:2:4 \rightarrow 1:1:1$ |
| Part I – $P$ - $\alpha$ droop coefficient |           | m                        | 0.001 rad/(W.s)                             |
| Part I – $Q$ - $E$ droop coefficient      |           | n                        | 0.001 (V/VAr)                               |

| Table | 51  | System | narameters |
|-------|-----|--------|------------|
|       | J.1 | System |            |

The simulation results are divided into six parts. Part I compares the dynamic performance of the proposed power-sharing scheme with conventional droop control under similar operating conditions. Part II presents the scheme performance with different power ratios assigned to each inverter. In part III, the simulation results are for communication loss from inverter 1 to the central controller while part IV presents simulation results when there is communication loss from the central controller to inverter 2. The proposed scheme, with power ratios set based on the rating of inverters, are presented in part V. Part VI presents the proposed scheme performance when power ratios are changed during inverter operation.

#### 5.5.1 Simulation Part I – Proposed scheme versus conventional droop

Initially, only inverter 1 supplies load 1. At time t = 0.1s, a second inverter is connected to the microgrid followed by the third inverter at t = 0.4s. Load 1 is disconnected at t=1.0s, reconnected back to the microgrid at t = 1.2s, and at t = 1.6s, additional load (load 2) is added to load 1. In this part, the proposed technique (with a sharing ratio of 1:1:1 is set, active and reactive power) is compared to the conventional droop technique. Figure 5.8 presents simulation comparison results. Figure 5.8 (a) shows the current contributions of the three inverters and the total load current waveform using the proposed power-sharing scheme, while the current waveforms obtained using conventional droop control are presented in Figure 5.8 (b). These results show that both control schemes are able to share the total load between the three inverters but with different dynamic responses.

Figure 5.8 parts (c) and (d) show the active and reactive power output of the three inverters, and the total load active and reactive powers using the proposed power sharing technique and conventional droop control respectively. The proposed power-sharing scheme has a faster dynamic response than conventional droop control, as the former takes less than 100ms to equally share the active and reactive powers between the three inverters. Also the proposed scheme exhibits lower circulating currents between the inverters than with conventional droop control as seen in Figure 5.8 parts (a) and (b) from t = 1.0s to t = 1.2s. When the second load is connected at t=1.6s, good transient and steady state performances are observed. Figure 5.8 (d) shows that conventional droop control has a slower dynamic response and takes

longer for the inverters to achieve equal active power sharing, while it is unable to achieve equal reactive power sharing. This is because conventional droop control is sensitive to impedance mismatch.



Figure 5.8 Part I simulation results : a) output current and load current using proposed technique, b) output current and load current using conventional droop technique, c) inverters and load *P* and *Q* using proposed technique, and d) inverters and load *P* and *Q* using conventional droop technique.

Figure 5.9 parts (a) and (b) show the output voltage frequency when using the proposed technique and droop technique respectively. From these figures, the proposed technique has better frequency regulation as no adjustment is made to the frequency of output voltage of each inverter.

# 5.5.2 Simulation Part II – R Load – $R_{P1}$ : $R_{P2}$ : $R_{P3}$ = 1:2:4 $R_{Q1}$ : $R_{Q2}$ : $R_{Q3}$ = 1:1:1

At first, only inverter 1 supplies load 1. At time t = 0.1s, a second inverter is connected to the microgrid followed by the third inverter at t = 0.4s. Load 1 is disconnected at t = 1.0s, reconnected to the microgrid at t = 1.2s, and at t = 1.6s, additional load (load 2) is added to load 1. In this part the active and reactive power sharing ratios are set to 1:2:4 and 1:1:1 respectively. Figure 5.10 (a) shows output current of the three inverters and total load current waveforms, when the three inverters share active and reactive power in the specified ratios. Figure 5.10 (b) displays active and reactive power outputs and load active and reactive power. The proposed power sharing is able to force the inverters' active and reactive output powers to follow the ratios set by the central controller, within less than 5 cycles (100ms). When additional load is introduced at t = 1.6s, all inverters still satisfy the required power ratios set by the central controller. The active power difference,  $P_{\Delta}$ , and phase adjustment,  $\Delta \alpha$ , are shown in Figure 5.10 (c) while reactive power difference,  $Q_{\Delta}$ , and voltage amplitude of each inverter, E, are shown in Figure 5.10 (d). These two figures show how the adjustment is made to the output voltage phase and amplitude to achieve the required power sharing.



Figure 5.9 Comparison of load voltage amplitude and frequency. (a) proposed controller and (b) conventional droop control.



Figure 5.10 Simulation results for Part II: (a) output current and load current, (b) inverter P and Q and load P and Q using proposed technique, (c)  $P\Delta - \Delta \alpha$  and (d)  $Q\Delta - E$  (peak).

#### 5.5.3 Simulation Part III – Communication loss

This part presents simulation results when communication is lost between inverter 1 and the central controller. Initially, only load 1 is connected to inverter 1. At time t = 0.1s, a second inverter is connected to the microgrid followed by the third inverter at t = 0.4s. Load 2 is added to load 1 at t = 1.4s and communication loss occurs between t = 1.0s to t = 2.0s.

All three inverters are set to share active and reactive powers in the ratios 1:2:4 and 1:1:1 respectively. In both parts III and IV, for simplicity, -200 (W or VAr) is used to represent PWM communications with a duty cycle of 0 and the value received by an inverter or the central controller when there is communication loss (see section 5.4.4). Figure 5.11 parts (a) and (b) show power references and output power (active and reactive) for the three inverters. Prior to t = 1.0s, all inverters are able to share the active and reactive power based on the specified ratios. When there is loss of communication between inverter 1 and the central controller (at t = 1.0s), the central controller assumes that inverter 1 is not connected to microgrid and excludes it from the power reference calculations. It then sends -200W and -200VAr power references to inverter 1. When inverter 1 receives this command, it will not change its reference voltage and supplies the load based on its recent voltage state.

Without any change in the load condition, inverter 1 supplies the same power as before the communication loss. When the load changes at t = 1.4s, the amount of power delivered from inverter 1 cannot be controlled but the power from inverters 2 and 3 can still be controlled to follow the specified ratio (P<sub>3</sub> = 2P<sub>2</sub>). When the communication is back to normal at t = 2.0s, the central controller receives proper power information from inverter 1 and includes it in the reference power calculation. It then sends new power references to all inverters, which are then able to accurately follow their power references.

122



Figure 5.11 Simulation results for Part III – Lost of communication from inverter 1 to central controller: (a) active power references and inverters output active power and (b) reactive power references and inverters output reactive power.

# 5.5.4 Simulation Part IV – Communication loss

This part presents simulation when communication is lost from the central controller to inverter 2. At first, only inverter 1 supplies load 1. At time t = 0.1s, a second inverter is connected to the microgrid followed by the third inverter at t = 0.4s. Load 2 is added to load 1 at t = 1.4s and communication loss occurs between t = 1.0s to t = 2.0s. The three inverters are set to share active and reactive powers in the ratios 1:2:4 and 1:1:1 respectively. Power references and output power (active and reactive) for the three inverters are shown in Figure 5.12 (a) and (b). All the inverters are able to achieve the specified power ratios prior to t = 1.0s. When the communication loss occurs at t = 1.0s, inverter 2 receives -200W and -200VAr as its active and reactive power references respectively. It detects that there is a communication issue as it is still supplying power to microgrid and expecting a proper power reference from the central controller. It stops any changes to its reference voltage and supplies the microgrid based on its recent voltage state. In order to avoid its power being calculated in the power reference calculation, it sends -200 (W and VAr) to the central controller. When load 2 is added to load 1 at t = 1.4s, the output power from

inverter 2 cannot be controlled to follow the specified ratio but the other two inverters maintain their ratio ( $P_3 = 4P_1$ ).

Some spikes on the active power reference of inverters 1 and 3 can be observed between t = 1.5s to t = 2.0s. This occurs because every 0.1s, inverter 2 sends its actual power information to the central controller to check whether the communication issue has been resolved or not. At this moment, the central controller includes inverter 2 power information in the calculation of the power references thus producing the spikes. If inverter 2 does not receive the proper power references after sending its actual power, it will resend -200 (W and VAr) to the central controller.

When communication from the central controller to inverter 2 is back to normal at t = 2.0s, inverter 2 power information is included in the power reference calculation. It receives proper power references from the central controller and all three inverters are able to track their power references.



Figure 5.12 Simulation results for Part IV – Lost of communication from central controller to inverter 2: (a) active power references and inverters output active power and (b) reactive power references and inverters output reactive power.

### 5.5.5 Simulation Part V – *RL* Load – $R_{P1}$ : $R_{P2}$ : $R_{P3} = R_{Q1}$ : $R_{Q2}$ : $R_{Q3} = 5$ :5:8

In this part, active and reactive power is shared based on the rating of each inverter  $(R_{PI}:R_{P2}:R_{P3} = R_{QI}:R_{Q2}:R_{Q3} = 5:5:8)$  and passive RL loads are used. At first, only inverter 1 supplies load 3. At time t = 0.1s, a second inverter is connected to the microgrid followed by the third inverter at t = 0.4s. Load 1 is disconnected at t = 1.0s, reconnected back to the microgrid at t = 1.2s, and at t = 1.6s, additional load (load 4) is added to load 3. Figure 5.13 (a) shows output current of the three inverters and total load current waveforms while Figure 5.13 (b) displays active and reactive power outputs and load active and reactive power. From these figures, all inverters are able to share the active and reactive power based on the specified ratio.  $P_{\Delta} - \Delta \alpha$  and  $Q_{\Delta} - E$  plots are shown in Figure 5.13 parts (c) and (d) respectively. These two figures show how the adjustments are made to the output voltage phase and amplitude to achieve the required power sharing.

# 5.5.6 Simulation Part VI – Changing ratio $(1:1:1 \rightarrow 1:2:4 \rightarrow 1:1:1)$

In this part, prior to t = 0.5s, all the three inverters are connected to the microgrid and supplying load 3 with active and reactive power ratios set to 1:1:1. At t = 1.0s, active and the reactive power ratios are changed to 1:2:4 and then reverted to 1:1:1 at t =2.0s. Figure 5.14 (a) shows output current of the three inverters and total load current waveforms. Smooth output current transitions can be observed in this figure. Active and reactive output power and load active and reactive power are shown in Figure 5.14 (b) and both active and reactive powers follow the specified power ratio.  $P_{\Delta}$  - $\Delta \alpha$  and  $Q_{\Delta}$  - *E* plots are shown in Figure 5.14 parts (c) and (d) respectively.



(c) (d) Figure 5.13 Simulation results for Part V: : (a) output and load current; (b) output and load *P* and *Q*; (c)  $P_{\Delta} - \Delta \alpha$ ; and (d)  $Q_{\Delta} - \Delta E$ .


Figure 5.14 Changing ratio (1:1:1 - 1:2:4 – 1:1:1) : (a) Output and load current; (b) Output and load P and Q; (c)  $P_{\Delta} - \Delta \alpha$ ; and (d)  $Q_{\Delta} - \Delta E$ .

## 5.6 Experimental results

The scaled microgrid consists of three inverters and number of local loads, used to validate the practicality of the proposed power-sharing scheme. Figure 5.15 shows the hardware arrangement. Each inverter is controlled by an Infineon TriCore<sup>TM</sup> TC1796B and the same DSP is used for the central controller. The communication is implemented using PWM channels at the source and low-pass filters at the destinations, for reasons previously explained. The test rig parameters are the same as in the simulation section and the experimental results are organized in the same order as the simulations. An additional case demonstrates the performance of the proposed power-sharing scheme with a nonlinear load.

## 5.6.1 Experiment Part I – R Load – $R_{P1}:R_{P2}:R_{P3} = 1:1:1$ $R_{Q1}:R_{Q2}:R_{Q3} = 1:1:1$

Figure 5.16 shows the experimental results for different operating conditions when the three parallel inverters equally share the active power and reactive powers needed by the load (1:1:1). Initially, only inverter 1 supplies load 1. Figure 5.16 (a) shows the system transient response when inverter 2 is introduced onto the microgrid, while Figure 5.16 (b) shows experimental waveforms that illustrate system steady state and transient response when inverter 3 is connected.

Power sharing between the inverters is achieved without any inrush current or significant transients, due to the adopted synchronization method and proposed power-sharing scheme. Figure 5.16 (c) depicts the system response during sudden disconnection of the main load. Figure 5.16 (d) shows that the circulating currents between inverters, when the main load is disconnected, are small (around 300mA p-p). Waveforms showing system response when load 2 is added to load 1 are presented in Figure 5.16 (e). Results illustrating the applicability of the proposed power-sharing scheme with a nonlinear load, are displayed in Figure 5.16 (f), where a three-phase uncontrolled diode bridge rectifier feeding a resistive load is introduced onto the main ac bus from a no load condition. The proposed power sharing is able to cope with a nonlinear load that injects significant current harmonics.

The output voltage of the three inverters and load voltage when the inverters are connected to the microgrid are shown in Figure 5.17. This figure shows that all inverters are smoothly synchronized and the measured total harmonic distortion of the load voltage is less than 2.5 %.



Figure 5.15 Hardware arrangement.



Figure 5.16 Current waveforms under different operational conditions with 1:1:1 power ratio: (a) inverter 2 is connected to microgrid; (b) inverter 3 is connected to microgrid; (c) half load to no load; (d) circulating current under no load condition; (e) half load to full load; and (f) no load to rectifier type load



# 5.6.2 Experiment Part II – R Load – $R_{P1}:R_{P2}:R_{P3} = 1:2:4$ $R_{Q1}:R_{Q2}:R_{Q3} = 1:1:1$

The active power and reactive power ratios are set to 1:2:4 and 1:1:1 respectively. This means  $P_1 = \frac{1}{7}P_L$ ,  $P_2 = \frac{2}{7}P_L$  and  $P_3 = \frac{4}{7}P_L$ ,  $Q_1 = Q_2 = Q_3 = \frac{1}{3}Q_L$ , where  $P_L$  and  $Q_L$ are the total load active and reactive powers, and  $P_i$  and  $Q_j$  where j=1 to 3 represent active and reactive power outputs of inverters 1, 2 and 3. The experimental results under different operational conditions are shown in Figure 5.18. Initially, only inverter 1 supplies load 1. In Figure 5.18 (a), the transient performance when inverter 2 is connected to the microgrid is shown. This result shows smooth transient performance and after 350 ms, both inverters are able to achieve the specified power ratio. The same good transient performances are observed when inverter 3 is connected to the microgrid, as shown in Figure 5.18 (b). The steady-state performance of the three inverters supplying load 1 and transient performance when the load is disconnected are shown in Figure 5.18 (c). In Figure 5.18 (d), the circulating currents among the parallel inverters are shown and are small in magnitude. The transient performance when load 2 is added to load 1 is shown in Figure 5.18 (e) where the specified ratios are achieved. Finally, Figure 5.18 (f) shows that the controller is able to achieve the same good performance with a nonlinear type load.



Figure 5.18 Current waveforms under different operational conditions with the active power and reactive power ratio set to 1:2:4 and 1:1:1 respectively. (a) inverter 2 is connected to microgrid; (b) inverter 3 is connected to microgrid; (c) half load to no load; (d) circulating current under no load condition; (e) half load to full load; and (f) no load to rectifier type load

#### 5.6.3 Experiment Part III – Changing ratio $(1:1:1 \rightarrow 1:2:4 \rightarrow 1:1:1)$

In this part, initially, all three inverters are connected to the microgrid and supplying load 1 with active and reactive power ratios of 1:1:1. Transient performance when the power ratios are changed to 1:2:4 is shown in Figure 5.19 (a). This figure shows that the output currents of the three inverters follow their specified power ratio component. In Figure 5.19 (b), the transient performance when the power ratios revert to 1:1:1 is shown. From these two figures, the controller is able to achieve the required power sharing even if the ratios are changing during operation.

### 5.6.4 Experiment Part IV – Disconnection of inverters during operation

In this part, the hot swap capability of the proposed controller is demonstrated. Initially, all three inverters are connected to the microgrid and supply load 1. Figure 5.20 (a) is the transient performance when inverter 2 is disconnected while supplying load 1 with a power ratio of 1:1:1. When inverter 2 is disconnected, current from inverters 1 and 3 increases and is equally shared. Transient performances when inverter 2 is disconnected, inverter 1 is disconnected and inverter 3 is disconnected, while all the three inverters are supplying load 1 with power ratio set to 1:2:4 are shown in Figure 5.20 parts (b), (c) and (d) respectively. From these results, the remaining inverters are able to share load current based on the specified ratio.

The simulation and experimental results indicate the superiority of the proposed technique in terms of power sharing compared to the conventional droop technique. Additionally, the ability to set the required power ratio gives extra flexibility on power management. Table 5.2 compares the proposed power sharing technique to conventional droop control.



Figure 5.20 Hot swap capability – Disconnection : (a) inverter 2 is disconnected (Ratio - 1:1:1); (b) inverter 2 is disconnected (ratio - 1:2:4); (c) inverter 1 is disconnected (ratio - 1:2:4); and (d) Inverter 3 is disconnected (ratio - 1:2:4)

| Table 5.2 Comparison between the proposed power sharing technique an | d |
|----------------------------------------------------------------------|---|
| conventional droop control, under impedance mismatch conditions.     |   |

| Control technique                                                              | Conventional droop                                                                             | Proposed technique                                                                                                                                                                                                                                                                            |
|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Approach                                                                       | • $P \cdot \omega$ and $Q \cdot V$ droop                                                       | <ul> <li>Each inverter sends output <i>P</i> and <i>Q</i> to a central controller</li> <li>Central controller calculate the reference <i>P</i> and <i>Q</i> for each inverter</li> <li>Inverter adjusts phase and amplitude to achieve required <i>P</i> and <i>Q</i>.</li> </ul>             |
| Communications                                                                 | • No                                                                                           | • Yes                                                                                                                                                                                                                                                                                         |
| Active power sharing<br>performance (refer to<br>Part I simulation<br>results) | • Achieves active power sharing with slow transient response (0.8s)                            | • Achieves active power sharing with fast response (0.2s)                                                                                                                                                                                                                                     |
| Reactive power sharing                                                         | • Not able to achieve<br>reactive power sharing<br>under line impedance<br>mismatch conditions | • Able to achieve reactive power sharing regardless of line impedance conditions.                                                                                                                                                                                                             |
| Voltage frequency<br>variation                                                 | • There will be a trade-off<br>between active power<br>sharing and frequency<br>regulation     | • Frequency is fixed as the adjustment is only applied to the angle of reference voltage.                                                                                                                                                                                                     |
| Voltage amplitude regulation                                                   | • There is a trade-off<br>between reactive power<br>sharing and amplitude<br>regulation.       | • Amplitude varied based on the reactive power sharing requirement.                                                                                                                                                                                                                           |
| Other advantages                                                               | • Easy to implement                                                                            | <ul> <li>Ability to share active and reactive power based on specified ratio.</li> <li>No system failure even if there is communication loss.</li> <li>Communication between inverters and central controller can be used for optimization of available power (economic dispatch).</li> </ul> |

# 5.7 Summary

In this chapter, a new power sharing scheme for parallel connected inverters in an islanded microgrid has been proposed. The technique requires low-bandwidth communication between inverters and the central controller to exchange inverter active and reactive power output information. Simulation and practical implementation results demonstrated that the proposed power sharing technique operates under impedance mismatch, load step, a nonlinear load condition, and demonstrated hot swap capability. The proposed power sharing outperforms conventional droop control as it has a faster dynamic response, better frequency regulation, better sharing of reactive power between inverters that have different line impedances, and has the ability to set the active and reactive power ratio for each

inverter. The technique can also operate for a microgrid with distributed loads. The ability to set specific active and reactive power ratios gives flexibility to the utility owner to manage the available power in an efficient and effective manner.

However, this control scheme does increase control complexity as it requires communication between each inverter and central controller. Although it has been shown that communication failure will only affect the power sharing accuracy, the total system failure can possibly occur if the central controller itself failed.

#### References

- [5.1] J. M. Guerrero, L. Hang, and J. Uceda, "Control of Distributed Uninterruptible Power Supply Systems," *Industrial Electronics, IEEE Transactions on*, vol. 55, pp. 2845-2859, 2008.
- [5.2] H. M. Hsieh, T. F. Wu, Y. E. Wu, and H. S. Nien, "A compensation strategy for parallel inverters to achieve precise weighting current distribution," in *Industry Applications Conference*, 2005. Fourtieth IAS Annual Meeting. Conference Record of the 2005, 2005, pp. 954-960 Vol. 2.
- [5.3] C. Xikun, L. Lijuan, S. Hongtao, K. Yong, and C. Jian, "Parallel Operation System of High Frequency modularized UPS Based on Distributed Logic Control," in *Electric Machines and Drives*, 2005 IEEE International Conference on, 2005, pp. 777-782.
- [5.4] H. Zhongyi and X. Yan, "Distributed Control for UPS Modules in Parallel Operation With RMS Voltage Regulation," *Industrial Electronics, IEEE Transactions on*, vol. 55, pp. 2860-2869, 2008.
- [5.5] H. Zhongyi, X. Yan, and H. Yuwen, "Low cost compound current sharing control for inverters in parallel operation," in *Power Electronics Specialists Conference*, 2004. PESC 04. 2004 IEEE 35th Annual, 2004, pp. 222-227 Vol.1.
- [5.6] L. Yadong, X. Yan, H. Lipei, and K. Hirachi, "A novel distributed control scheme for the parallel operation of digital controlled UPS," in *Industrial Electronics Society, 2003. IECON '03. The 29th Annual Conference of the IEEE*, 2003, pp. 668-672 vol.1.
- [5.7] X. Yan, H. Lipei, S. Sun, and Y. Yangguang, "Novel control for redundant parallel UPSs with instantaneous current sharing," in *Power Conversion Conference, 2002. PCC Osaka 2002. Proceedings of the*, 2002, pp. 959-963 vol.3.
- [5.8] H. Guan-Chyun and J. C. Hung, "Phase-locked loop techniques. A survey," *Industrial Electronics, IEEE Transactions on*, vol. 43, pp. 609-615, 1996.
- [5.9] F. Blaabjerg, R. Teodorescu, M. Liserre, and A. V. Timbus, "Overview of Control and Grid Synchronization for Distributed Power Generation Systems," *Industrial Electronics, IEEE Transactions on*, vol. 53, pp. 1398-1409, 2006.

- [5.10] S. Valiviita, "Zero-crossing detection of distorted line voltages using 1-b measurements," *Industrial Electronics, IEEE Transactions on*, vol. 46, pp. 917-922, 1999.
- [5.11] G. J. Gray, L. Yun, D. J. Murray-Smith, E. Romeo, and K. C. Sharman, "The application of genetic algorithms to gain-scheduling controller analysis and design," in *Genetic Algorithms in Engineering Systems: Innovations and Applications, 1997. GALESIA 97. Second International Conference On* (Conf. Publ. No. 446), 1997, pp. 364-368.
- [5.12] R. Majumder, G. Ledwich, A. Ghosh, S. Chakrabarti, and F. Zare, "Droop Control of Converter-Interfaced Microsources in Rural Distributed Generation," *Power Delivery, IEEE Transactions on*, vol. 25, pp. 2768-2778, 2010.
- [5.13] Z. Yao and M. Hao, "Theoretical and Experimental Investigation of Networked Control for Parallel Operation of Inverters," *Industrial Electronics, IEEE Transactions on,* vol. 59, pp. 1961-1970, 2012.

# Chapter 6

# Optimized Operation of Inverter Based Distributed Generation in a Rural Islanded Microgrid

In this chapter, the proposed power sharing scheme in the Chapter 5 is extended by adding a power ratio calculation that can optimize the operation of inverter based distributed generation units in a rural islanded microgrid. Parallel connected inverter operation with the calculated power ratio ensures minimum distributed power losses in an islanded microgrid. The proposed optimized power sharing scheme is validated using MATLAB/Simulink simulation results of three three-phase parallel inverters in a rural islanded microgrid. Furthermore, experimental results from a prototype of two three-phase parallel inverters connected to three passive loads are also presented.

## 6.1 Background

Distribution power losses contribute the highest percentage of the overall power losses in an electric power system. In average, the distribution power losses around the world from 2006 to 2010 averaged 9.01% as shown in Table 6.1. As mentioned in section 1.1.3, one DG advantage is that it is able to reduce transmission and distribution power losses as it is located near the customer site [6.1]. DG location and rating need to be properly considered during the planning stage to achieve minimum distribution power losses [6.2]. Apart from these considerations, the power losses can be further minimized during operation by using a proper control scheme.

In this chapter, a rural islanded microgrid is studied. In this type of microgrid, the loads (usually houses) are located several miles away from the DG sources so distribution power losses are significant. In normal practice, DGs connected to this microgrid share the loads based on their rating. However, in this chapter, it can be proved that, using the proposed power sharing technique from Chapter 5 with properly calculated power sharing ratios, distribution power losses can be significantly reduced under several loading conditions. Furthermore this optimized power sharing scheme also improves voltage regulation.

| Year                                    | 2006  | 2007  | 2008  | 2009  | 2010  |
|-----------------------------------------|-------|-------|-------|-------|-------|
| Net Generation (billion kWh)            | 18005 | 18842 | 19157 | 19071 | 20225 |
| Distribution power losses (billion kWh) | 1629  | 1707  | 1731  | 1734  | 1784  |
| <b>Distribution power losses (%)</b>    | 9.05  | 9.06  | 9.04  | 9.09  | 8.82  |

Table 6.1 World electricity generation and distribution power losses [6.3]

# 6.2 System under study

This section discusses the rural islanded microgrid under study including the DG and load configuration as well as system communication requirements.

## 6.2.1 Rural islanded microgrid

A rural islanded microgrid system as shown in Figure 6.1 is considered. In this typical rural village arrangement, groups of houses are located distant from each other. There are three inverter based DGs supplying 8 loads where each consists of a group of houses. The distance between each load/DG bus is denoted by D1 to D10. It is assumed in this study that the same low voltage power cables are used throughout the system.



Figure 6.1 Rural islanded microgrid.

#### 6.2.2 DG configuration

The inverter based DG configuration used in this study is shown in Figure 6.2 (a). Each DG module is assumed to have a fixed DC link voltage and consists of a threephase inverter, which is controlled using sinusoidal pulse width modulation (SPWM); a reference voltage generator (RVG); a controller; an output power filter; and an interfacing inductor. Each inverter output voltage is regulated by a proportional integral (PI) controller in the d-q synchronous reference frame. Output active and reactive power calculations are based on voltage and current measurement after the interfacing inductor. This output power information is sent to the central controller through a wireless communication interface. Active and reactive power references are used in RVG as parameters to make adjustment to the reference voltage.

#### 6.2.3 Load configuration

Each load in this study is a group of houses as shown in Figure 6.2 (b). Considering that houses in a particular group are closely located, only one smart meter is installed at each group and not at every house. This smart meter measures the active and reactive powers consumed by the load and sends these wirelessly to the central controller.

#### 6.2.4 Communication with the central controller

In the proposed control scheme, a central controller is used to generate active and reactive power references for each DG unit. It receives active and reactive output power information from each DG unit and active and reactive power consumed by each load. For this reason, a low-bandwidth communication is required for information exchange between each DG/load and the central controller.

Some researchers have discussed the use of communications in power system applications [6.4-8]. The communication type may vary depending on inverter unit location and available communication structure. For example, if the inverters are located in the same building but separate distantly from each other, the local area network communication can be used [6.4]. In rural areas, company intranet and

dedicated website can be used for communication as proposed in [6.5]. In [6.7], the authors discussed in detail the use of Distributed Network Protocol 3.0 over TCP/IP (DNP3 over TCP/IP) in a smart grid demonstration, the Future Renewable Electric Energy Delivery and Management (FREEDM) systems. The authors in [6.8] discuss the use of a new wireless communication platform power system application that utilizes an IP digit spread spectrum wireless network combined with a 3G wireless public network. They claim that this platform is low cost but can achieve high transmission rate.

In this study a wireless communication is used for information exchange between DGs/loads and the central controller. The wireless communication system for DGs, loads and the central controller are show in Figure 6.2 parts (a), (b) and (c) respectively. When implementing any control strategy that uses communication, it is important to ensure that the system does not collapse during a communication failure. It has been showed in Chapter 5 that, with a communication failure between DGs and the central controller, the overall system will not collapse. During the communication failure, only power sharing performance is affected.



Figure 6.2 Islanded microgrid configuration and wireless communication interface: (a) DG , (b) load, and (c) central controller.

## 6.3 Power ratio calculation in the central controller

As discussed in section 5.4.1, the main function of the central controller is to process the output active and reactive power information from each inverter and then generate active and reactive power references for each unit. In order to calculate the correct power ratio to minimize power losses in the distribution line, the central controller has to know additional information such as i) the power consumed by each load and ii) distance between each DG and each load. Without knowing the power consumed by each load, it is impossible to determine the power losses in the line. To minimize the power losses in a distribution line, current required by each load should be supplied based on admittance from each DG to that particular load. However in this study, it is assumed that the same low voltage power cables (same impedance per unit distance) are used throughout the microgrid system. In this case, only the distance information is needed by the central controller. From this distance information, the admittance information can be determined from the inverse of the distance.

Assuming N inverters and M loads are connected to the microgrid, the power ratio based on distance between each inverter and load is given by

$$DRat_{jl} = \frac{D_{jl}^{-1}}{\sum_{h=1}^{N} D_{hl}^{-1}}$$
(6.1)

where  $D_{jl}$  is the distance between the  $j^{th}$  inverter and the  $l^{th}$  load while  $D_{hl}$  is the distance between the  $h^{th}$  inverter and the  $l^{th}$  load. The load active and reactive power ratios are given by (6.2) and (6.3) respectively

$$LPRat_{l} = \frac{P_{L_{-}l}}{\sum_{i=1}^{M} P_{L_{-}i}}$$
(6.2)

$$LQRat_{l} = \frac{Q_{L_{-}l}}{\sum_{i=1}^{M} Q_{L_{-}i}}$$
(6.3)

where  $P_{L_l}$  and  $Q_{L_l}$  are active and reactive power consumed by the  $l^{th}$  load while  $P_{L_i}$  and  $Q_{L_i}$  are active and reactive power consumed by the  $i^{th}$  load.

The active and reactive power ratios assigned to each inverter are:

$$r_{Pj} = \sum_{l=1}^{M} \left( LPRat_l \times DRat_{jl} \right)$$
(6.4)

$$r_{Qj} = \sum_{l=1}^{M} \left( LQRat_l \times DRat_{jl} \right)$$
(6.5)

Total active and reactive power ratios are given by:

$$r_{PT} = \sum_{j=1}^{N} r_{Pj}$$
(6.6)

$$r_{QT} = \sum_{j=1}^{N} r_{Qj}$$
(6.7)

The active and reactive power references for the  $j^{th}$  inverter are defined as follows:

$$P_{j}^{*}(k) = \frac{r_{Pj}}{r_{PT}} \sum_{h=1}^{N} P_{h}(k-1)$$
(6.8)

$$Q_{j}^{*}(k) = \frac{r_{Qj}}{r_{QT}} \sum_{h=1}^{N} Q_{h}(k-1)$$
(6.9)

where  $P_h$  and  $Q_h$  are the output active and reactive powers from the  $h^{th}$  inverter respectively.

#### 6.4 Simulations results

This section presents Matlab/Simulink simulations that are divided into two parts. Simulation in the first part shows the proposed scheme performance with different line impedance X/R ratios. In the second part, the optimized power-sharing scheme simulation results are presented.

## 6.4.1 Part 1 : Performance under difference line impedance X/R ratio

As presented in the Chapter 5, the proposed power adjustment algorithm is deduced assuming inductive line impedance where active and reactive powers are affected by output voltage power angle and amplitude respectively. However in a low voltage application, line impedance is predominantly resistive. So it is interesting to see how the proposed scheme performs under different line impedance X/R ratios. Figure 6.3 shows the microgrid configuration used for simulation in Part 1. Two DGs are connected to a common load through an interfacing inductor and line impedance.

The interfacing inductor and line impedance are identical for both DGs. The system parameters are listed in Table 6.2. The line impedance is fixed at 0.6283  $\Omega$  (with variation in *X/R* ratio). The nominal output voltages of both DGs are 230 V (rms) and they are set to share the active and reactive powers in the ratio DG1:DG2 = 1:2.

The performance of proposed scheme for different line impedance X/R ratios is shown in Figure 6.4. Transient response when the line impedance X/R ratio is 10 is shown in Figure 6.4 (a). This figure shows a smooth transient response for both DGs in achieving the required power demand. This is expected in the highly inductive line impedance case, as the output voltage angle and amplitude adjustment only affect the active and reactive powers respectively. When the line impedance X/R ratio is changed to 2, slight changes to the transient response and DGs output voltage amplitude and angle are observed in Figure 6.4 (b). Small fluctuation can be observed in active and reactive power transients when the line impedance X/R ratio is 1 as shown in Figure 6.4 (c). In the previous two cases, changing output voltage angle and amplitude starts to affect both active and reactive powers. Figure 6.4 parts (d) to (f) show that when the line impedance become more resistive (X/R < 0.5), the fluctuation in active and reactive power transients becomes larger and it takes longer for both DGs to achieve the required power demand. These occurs because of the resistive line impedance, where angle and amplitude adjustments have more effect on reactive and active powers respectively (which is the opposite to inductive line impedance). However, in this simulation, the availability of interfacing inductances contribute to the inductive element of the overall system impedance thus enabling both DGs to still achieve the required power demand with the existing control scheme.



Figure 6.3 Simulation Part 1 microgrid configuration





Figure 6.4 Proposed scheme performance for different *X/R* ratio of line impedance with  $Z = 0.6283 \ \Omega$ : (a) X/R = 10, (b) X/R = 2, (c) X/R = 1, (d) X/R = 0.5, (e) X/R = 0.2, and (f) X/R = 0.1

Table 6.2 System parameters

| Description                  | Symbol   | Value   |
|------------------------------|----------|---------|
| DC link voltage              | $V_{DC}$ | 850 V   |
| Switching frequency          | $f_{sw}$ | 4.2 kHz |
| System frequency             | f        | 50 Hz   |
| Power adjustment period      | $T_d$    | 5 ms    |
| Max power adjustment time    | $T_r$    | 600 ms  |
| Filter inductance (all)      | $L_{f}$  | 2 mH    |
| Filter capacitance (all)     | $C_{f}$  | 30 µF   |
| Interfacing inductance (all) | Lint1    | 0.5 mH  |

## 6.4.2 Part 2 : Optimized power sharing scheme

This section presents Matlab/Simulink simulations to validate the performance of the proposed optimized power-sharing scheme. The rural islanded microgrid shown in Figure 6.1 that comprises of three DGs and eight loads is used. The system parameters are listed in Table 6.2 and Table 6.3. The DG nominal voltage amplitude is set higher than the microgrid base voltage to accommodate the voltage drop due to the interfacing inductance and line impedances. DG output voltage upper and lower limits are  $\pm 5\%$  of the DG nominal voltage to avoid the load voltage going beyond a  $\pm 10\%$  voltage variation limit. Distances between buses and their corresponding line resistance and reactance are shown in Table 6.4. The values used for line resistance and reactance are based on the assumption that single core XLPE/PVC low voltage power cable (70 mm<sup>2</sup>) is used for the whole microgrid. This particular cable has AC resistance and reactance of 0.342  $\Omega$ /km and 0.0858  $\Omega$ /km respectively at 50 Hz. In Table 6.5, the number of houses in each load and active and reactive power consumption by each load during full loading and quarter loading, are shown. The active and reactive power consumptions during full loading are set by assuming each house in that load consume 5000 W and 3750 VAr (0.8 pf) at the same time.

| Description                   | Symbol   | Value       |
|-------------------------------|----------|-------------|
| DG nominal voltage            | V        | 240 V (rms) |
| DG voltage upper limit        | $V_{HI}$ | 252 V (rms) |
| DG voltage lower limit        | $V_{LO}$ | 228 V (rms) |
| Microgrid base voltage        | $V_B$    | 230 V (rms) |
| Microgrid base apparent power | $S_B$    | 200 kVA     |
| DG 1 Rating                   |          | 150 kW      |
| DG 2 Rating                   |          | 200 kW      |
| DG 3 Rating                   |          | 150 kW      |

Table 6.3 System parameters (Simulation part 2)

|     | Distance (m) | R (Ω) | Χ (Ω) |
|-----|--------------|-------|-------|
| D1  | 550          | 0.188 | 0.047 |
| D2  | 500          | 0.171 | 0.043 |
| D3  | 700          | 0.239 | 0.060 |
| D4  | 650          | 0.222 | 0.056 |
| D5  | 450          | 0.154 | 0.039 |
| D6  | 400          | 0.137 | 0.034 |
| D7  | 600          | 0.205 | 0.051 |
| D8  | 750          | 0.257 | 0.064 |
| D9  | 300          | 0.103 | 0.026 |
| D10 | 350          | 0.120 | 0.030 |

Table 6.4 Distance between buses and corresponding line resistance and reactance.

Table 6.5 Loads Active and reactive power consumption

| Lood   | No of  | No of Full loading Quarter loadi |         |                       |         |  |
|--------|--------|----------------------------------|---------|-----------------------|---------|--|
| Loau   | houses | <b>P</b> ( <b>W</b> )            | Q (VAr) | <b>P</b> ( <b>W</b> ) | Q (VAr) |  |
| Load 1 | 9      | 45000                            | 33750   | 11250                 | 8438    |  |
| Load 2 | 13     | 65000                            | 48750   | 16250                 | 12188   |  |
| Load 3 | 8      | 40000                            | 30000   | 10000                 | 7500    |  |
| Load 4 | 14     | 70000                            | 52500   | 17500                 | 13125   |  |
| Load 5 | 6      | 30000                            | 22500   | 7500                  | 5625    |  |
| Load 6 | 9      | 45000                            | 33750   | 11250                 | 8438    |  |
| Load 7 | 12     | 60000                            | 45000   | 15000                 | 11250   |  |
| Load 8 | 9      | 45000                            | 33750   | 11250                 | 8438    |  |

Simulations are separated into three cases that have different loading configurations. In all cases, the proposed scheme is compared to the conventional technique. In the conventional scheme, the active and reactive powers are shared among DGs based on the power rating of each DGs (DG1:DG2:DG3 = 3:4:3).

# a) Case 1 (Loading concentrated near DG1)

All three DGs are connected to the microgrid and all loads operate at a quarter loading condition. While the system is in steady state, loads 1, 2 and 3 are increased to full loading at t=4s. The simulation results are shown in Figure 6.5. In this simulation, high power is demanded by the loads near DG 1. Using the proposed scheme, most of the power demands are supplied from DG 1, followed by DG 2 and DG 3 as shown in Figure 6.5 (a). For the conventional scheme, the active power demands are shared by DGs based on their rating as shown in Figure 6.5 (b). Due to

the limitation set for voltage amplitude variation, the reactive power sharing based on DG power rating cannot be achieved, resulting in DG 1 supplying more reactive power while DG 3 absorbs reactive power. The active and reactive power losses in the line for both the proposed and conventional schemes are shown in Figure 6.5 parts (c) and (d) respectively. These results show that the proposed scheme is able to reduce the active and reactive power losses by 11550 W and 3024 VAr (0.058 pu and 0.015 pu) respectively. These represent improvements of 56.4% and 34.2% in active and reactive power losses respectively.



Figure 6.5 Simulation results for Case 1: (a) DGs output *P* and *Q* using proposed scheme (b) DGs output *P* and *Q* using conventional power sharing, (c) active power losses, and (d) reactive power losses

DG output voltage and load voltage regulation results for the proposed and conventional schemes are shown in Figure 6.6 parts (a) and (b) respectively. Using the proposed scheme, the DG output voltage deviation from the set point (240 V) is minimized. At steady state, the output voltages of DG 1, DG 2 and DG 3 are 234.7 V, 240.1 V and 246.5 V respectively. All loads voltages at steady state are within  $\pm 10\%$  of the system voltage (207 V to 253 V). The lowest load voltage is measured at Load 2 (211.5 V) while the highest is at Load 8 (241.6 V).

For the conventional scheme, from Figure 6.6 (b), in steady state, DG 1, DG 2 and DG 3 output voltages are 228 V, 245.6 V and 252 V respectively. Due to the low output voltage at DG 1, Load 1 and Load 2 which are located near this DG suffer from low voltage (206.3 V and 202.8 V respectively), outside the -10% limit. At the high side, due to the high voltage at DG 3, Load 7 and Load 8, those are located near this DG, have high voltage (249.9 V and 250.2 V respectively) which near the +10% mark.



Figure 6.6 DG output voltage and load voltage regulation for Case 1: (a) proposed and (b) conventional technique.

#### *b)* Case 2 (Load concentration near DG3)

In this case, the initial condition is the same as case 1 but after t=4s, loads 6, 7 and 8 are increased to full load. With the proposed scheme, the central controller detects the loading condition and identifies that most of power demand should be supplied from DG 3 as it is nearest the loads, as shown in Figure 6.7 (a). The DG output active and reactive powers using the conventional scheme are shown in Figure 6.7 (b). The result shows that the output active power ratio follows the rating of DGs. However due to the limitation set on voltage amplitude variation, DG 1 and DG 3 are unable to correct their reactive power because their output voltage amplitude reaches the upper and lower limit respectively. Hence, reactive power sharing based on DG power rating cannot be achieved. Figure 6.7 parts (c) and (d) show active and reactive power losses for the proposed and conventional schemes respectively. The results show that using proposed scheme, 10190 W and 2684 VAr (0.051 pu and 0.013 pu) of active and reactive power losses respectively.

Figure 6.8 parts (a) and (b) show DG output voltage and load voltage regulation for the proposed and conventional schemes respectively. For the proposed scheme, DG 1, DG 2 and DG 3 output voltage at steady state are 247 V, 240.4 V and 234 V respectively. Among the loads, Load 1 has the highest voltage (240.7 V) while load 7 has the lowest (217.9 V). These are well within the specified limits.

Figure 6.8 (b) shows that when using the conventional scheme, the DG output voltages at steady state are 252 V, 244.9 V and 228 V for DG 1, DG 2 and DG 3 respectively. Load 1 has the highest voltage at 248.8 V while Load 7 has the lowest voltage (209.4 V), nearly reaching the 207 V limit.



Figure 6.7 Simulation results for case 2: (a) DGs output P and Q using proposed scheme (b) DGs output P and Q using conventional power sharing, (c) active power losses, and (d) reactive power losses.



Figure 6.8 DG output voltage and load voltage regulation for Case 2: (a) proposed and (b) conventional

#### c) Case 3 (Loading concentration near DG1 and DG3)

All three DGs are connected to the microgrid and all loads are operating at quarter loading. While the system is in steady state, loads 1, 2, 7 and 8 are increased to full load at *t*=4s. This case represents loading concentration near DG 1 and DG 3. Using the proposed scheme, most of the power demands are supplied from DG 1 and DG 3 and less power from DG 2 as it is located farthest from the loads as shown in Figure 6.9 (a). The power sharing based on individual inverter rating (conventional power sharing) is shown in Figure 6.9 (b). The active and reactive power losses in the line for both the proposed and conventional schemes are shown in Figure 6.9 parts (c) and (d) respectively. The proposed scheme reduces the active and reactive power losses by 4624 W and 1050 VAr (0.023 pu and 0.005 pu) respectively. The active and reactive power losses are improved by 28.9 % and 12.6 % respectively.



Figure 6.9 Simulation results for case 3: (a) DGs output P and Q using proposed scheme (b) DGs output P and Q using conventional power sharing, (c) active power losses, and (d) reactive power losses.

DGs output voltage and loads voltage regulations for the proposed and conventional schemes are shown in Figure 6.10 parts (a) and (b) respectively. Using the proposed scheme, at steady state, the output voltages of DG 1, DG 2, and DG 3 are 238.9 V, 241.2 V and 237.1 V respectively. All load voltages at steady state are well within the limits. The lowest load voltage is Load 2 (215.8 V) while the highest is at Load 5 (236.1 V).

Using the conventional scheme, in Figure 6.10 (b), at steady state, DG 1, DG 2 and DG 3 output voltages are 230.6 V, 247.2 V and 230.8 V respectively. Load 2 has the lowest voltage among the loads at 209.2 V which almost reaches the 207 V lower limit. At the extreme, Load 5 has the highest voltage at 240.3 V. From these results, it is clear that the proposed scheme not only produces lower active and reactive power losses but also achieves better load voltage regulation.



Figure 6.10 DG output voltage and load voltage regulation for Case 3: (a) proposed and (b) conventional.

## 6.5 Experimental results

A low scale microgrid prototype of two inverters and three loads is used to validate the practicality of the proposed optimized power-sharing scheme. The hardware arrangement is shown in Figure 6.11. Each inverter is controlled by an Infineon TriCore<sup>TM</sup> TC1796B and the same DSP type is used for the central controller. From Figure 6.11, inverter 1's interfacing inductor is connected to load 1 through  $Z_{line1}$ . Load 1 is connected to load 2 through  $Z_{line2}$ , while load 2 bus is connected to load 3 through  $Z_{line4}$ . Finally, load 3 bus is connected to inverter 2's interfacing inductor through  $Z_{line3}$ . Wire coils are used to emulate the line impedances. Each coil has resistance and reactance values around 0.3  $\Omega$  and 0.063  $\Omega$  respectively (the values are near identical for all coils so it can be assumed that the number of coils indirectly represents distance). The communication between an inverter and the central controller is implemented using PWM channels at the source and low-pass filters at the destinations. Voltage and current for each load are measured and directly feed to the central controller for the load power consumption measurements. The test rig parameters are shown in Table 6.6.



Figure 6.11 Hardware arrangement

| Description               | Symbol             | Value       |
|---------------------------|--------------------|-------------|
| DC link voltage           | V <sub>DC</sub>    | 150 V       |
| Reference voltage         | V <sub>ref</sub>   | 60 V (peak) |
| Switching frequency       | $f_{sw}$           | 4.2 kHz     |
| System frequency          | f                  | 50 Hz       |
| Communication frequency   | $f_{comm}$         | 10 kHz      |
| Power adjustment period   | $T_d$              | 5 ms        |
| Max power adjustment time | $T_r$              | 300 ms      |
| Filter inductance (all)   | $L_{f}$            | 2 mH        |
| Filter capacitance (all)  | $C_{f}$            | 30 µF       |
| Interfacing inductance 1  | L <sub>int1</sub>  | 5 mH        |
| Interfacing inductance 2  | L <sub>int2</sub>  | 6.2 mH      |
| Line impedance 1          | Z <sub>line1</sub> | 0.31 Ω      |
| Line impedance 2          | Z <sub>line2</sub> | 0.31 Ω      |
| Line impedance 3          | Z <sub>line3</sub> | 0.31 Ω      |
| Line impedance 4          | $Z_{line4}$        | 0.62 Ω      |
| Inverter 1 Rating         |                    | 0.5 kW      |
| Inverter 2 Rating         |                    | 0.5 kW      |

Table 6.6 Hardware implementation - system parameters

Experimental results are divided into 6 tests that show different cases of changing load conditions. The loading conditions of each test are shown in Table 6.7. In each test, two different power ratio settings are used. The first is the proposed scheme which calculates the power ratios based on the distance between each inverter to each load and the ratio of each load power to the overall loads. The second scheme is the conventional scheme where power sharing is based on the power rating of each inverter. As the power ratings for both inverters are the same, they should equally share. The experimental results (power measurements) for all the 6 tests are shown in Table 6.7. The output current waveforms for Test 1, 2 and 3 are shown in Figure 6.12 while output current waveforms for Test 4, 5 and 6 are shown Figure 6.13.

#### 6.5.1 Test 1 : No load $\rightarrow$ load 1

In this test, as load 1 is located nearer to inverter 1, most of the power should come from that inverter. From Table 6.7, with the proposed scheme, calculated power ratios for inverters 1 and 2 are 0.8 and 0.2 respectively. Figure 6.12 (a) shows that output current from inverter 1 is around 4 times that from inverter 2 and Figure 6.12 (b) shows equal current sharing between both inverters. Power losses in the line for the proposed and conventional schemes are 8.2 W and 20.5 W respectively. These results show that the proposed scheme is able to reduce the active power loss by 60%.

#### 6.5.2 Test 2 : No load $\rightarrow$ load 3

When load 3 is connected to the microgrid, the opposite to the previous test can be seen. More current comes from inverter 2 as it is located nearer to this inverter compared to inverter 1. Figure 6.12 (c) shows that output current from inverter 2 is around 4 times that from inverter 1 and Figure 6.12 (d) shows equal current sharing between both inverters. Power losses in the line for the proposed and conventional schemes are 5.7 W and 13.7 W respectively (a 58.4% reduction in power loss).

#### 6.5.3 Test 3 : No load $\rightarrow$ load 2

Load 2 is separated from inverter 1 and inverter 2 through 0.62  $\Omega$  and 0.93  $\Omega$  of line impedances respectively. To minimize line power loss, more current should be provided by inverter 1. In this case, the calculated power ratio using the proposed schemes is  $R_{P1}:R_{P2}=0.6:0.4$ . Figure 6.12 parts (e) and (f) show output current for the proposed and conventional schemes respectively. In term of power loss, the proposed and conventional schemes suffer 15.5 W and 22.7 W of active power losses respectively (a 31.7% reduction in power loss).

| Test                                                                                                    | Te                                                | st 1          | Te                 | st 2          | Te                 | st 3          | Te                    | st 4           | Te             | st 5             | Te            | st 6            |
|---------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------|--------------------|---------------|--------------------|---------------|-----------------------|----------------|----------------|------------------|---------------|-----------------|
| Load<br>Conditions                                                                                      | $\begin{array}{c} No\\ \rightarrow L \end{array}$ | load<br>oad 1 | No $\rightarrow$ L | load<br>oad 3 | No $\rightarrow$ L | load<br>oad 2 | $Loa \rightarrow Loa$ | ad 3<br>ad 1+3 | Load<br>→ Load | 1 2+3<br>1 1+2+3 | Load<br>→ Loa | 1+2+3<br>ad 1+2 |
| Ratio Type *                                                                                            | С                                                 | Р             | С                  | Р             | С                  | Р             | С                     | Р              | С              | Р                | С             | Р               |
| Inverter 1 active<br>power ratio, <i>R</i> <sub>P1</sub>                                                | 0.5                                               | 0.8           | 0.5                | 0.2           | 0.5                | 0.6           | 0.5                   | 0.485          | 0.5            | 0.521            | 0.5           | 0.698           |
| Inverter 2 active power ratio, <i>R</i> <sub>P2</sub>                                                   | 0.5                                               | 0.2           | 0.5                | 0.8           | 0.5                | 0.4           | 0.5                   | 0.515          | 0.5            | 0.479            | 0.5           | 0.302           |
| Inverter 1 active power<br>reference, <i>P</i> <sup>*</sup> <sub>1</sub> (W)                            | 108.9                                             | 168.5         | 115.9              | 44.9          | 112.2              | 130.5         | 220.5                 | 207.4          | 323.8          | 334.6            | 218.5         | 297.0           |
| Inverter 2 active power<br>reference, <i>P</i> <sup>*</sup> <sub>2</sub> (W)                            | 108.9                                             | 39.7          | 115.9              | 179.6         | 112.2              | 87.0          | 220.5                 | 220.6          | 323.8          | 307.4            | 218.5         | 128.3           |
| Inverter 1 active power<br>output, P <sub>1</sub> (W)                                                   | 109.4                                             | 162.7         | 112.0              | 47.9          | 111.2              | 130.3         | 222.9                 | 215.1          | 323.5          | 334.6            | 220.3         | 296.5           |
| Inverter 2 active power<br>output, P <sub>2</sub> (W)                                                   | 108.5                                             | 41.7          | 119.8              | 176.6         | 113.3              | 87.2          | 218.1                 | 223.8          | 324.0          | 307.4            | 216.7         | 128.9           |
| Active power output<br>$sum (P_1+P_2)$ ,<br>$P_{SUM}$ (W)                                               | 217.9                                             | 204.4         | 231.7              | 224.5         | 224.5              | 217.6         | 441.0                 | 439.0          | 647.6          | 642.0            | 437.0         | 425.3           |
| Load 1 active power,<br>PL 1 (W)                                                                        | 197.4                                             | 196.2         | 0.0                | 0.0           | 0.0                | 0.0           | 192.7                 | 193.9          | 189.0          | 189.9            | 191.3         | 190.8           |
| Load 2 active power,<br>PL <sub>2</sub> (W)                                                             | 0.0                                               | 0.0           | 0.0                | 0.0           | 201.7              | 202.0         | 0.0                   | 0.0            | 193.2          | 194.3            | 197.4         | 197.3           |
| Load 3 active power,<br>PL <sub>3</sub> (W)                                                             | 0.0                                               | 0.0           | 218.0              | 218.8         | 0.0                | 0.0           | 214.1                 | 214.9          | 211.3          | 212.5            | 0.0           | 0.0             |
| Load active power sum<br>(PL <sub>1</sub> +PL <sub>2</sub> +PL <sub>3</sub> ),<br>PL <sub>SUM</sub> (W) | 197.4                                             | 196.2         | 218.0              | 218.8         | 201.7              | 202.0         | 406.7                 | 408.8          | 593.6          | 596.7            | 388.7         | 388.1           |
| Power loss<br>(P <sub>SUM</sub> - PL <sub>SUM</sub> ),<br>P <sub>loss</sub> (W)                         | 20.5                                              | 8.2           | 13.7               | 5.7           | 22.7               | 15.5          | 34.3                  | 30.2           | 54.0           | 45.3             | 48.3          | 37.2            |

# Table 6.7 Hardware implementation results

\* C = Conventional P = Proposed



Figure 6.12 Experimental results output current waveforms : (a) Test 1 – proposed ;
(b) Test 1 – conventional; (c) Test 2 – proposed; (d) Test 2 – conventional;
(e) Test 3 – proposed, and (f) Test 3 – conventional.

#### 6.5.4 Test 4 : Load $3 \rightarrow \text{load } 1+3$

In this test, initially only load 3 is connected to the microgrid, and, when using the proposed scheme, the calculated power ratio is  $R_{P1}$ : $R_{P2}$ =0.2:0.8. When load 1 is connected, the power ratio changes to  $R_{P1}$ : $R_{P2}$ =0.48:0.51. This change is shown by the output current waveform in Figure 6.13 (a). Figure 6.13 (b) shows that using the conventional scheme, the output currents of both inverters 1 and 2 are almost the same before and after the connection of load 1. The power losses after load 1 connection are 30.2 W and 34.3 W for the proposed and conventional schemes respectively (a 12% reduction in power loss)

#### 6.5.5 Test 5 : Load $2+3 \rightarrow \text{load } 1+2+3$

Loads 2 and 3 are initially connected to the microgrid and the calculated power ratio is  $R_{PI}:R_{P2}=0.39:0.61$ . When load 1 is connected, the power ratio changes to  $R_{PI}:R_{P2}=0.52:0.48$ . This power ratio changes are indirectly shown by the inverters output current in Figure 6.13 (c). Using the conventional scheme, power demands are shared equally between both inverters and their output currents are shown in Figure 6.13 (d). The power losses after the connection of load 1 are 45.3 W and 54 W for the proposed and conventional schemes respectively (a 16.1% reduction in power loss).

#### 6.5.6 Test 6 : Load $1+2+3 \rightarrow load 1+2$

Load 1, 2 and 3 are initially connected to the microgrid and based on previous test, the calculated power ratio is  $R_{PI}:R_{P2}=0.52:0.48$ . When load 3 is disconnected, the power ratio changes to  $R_{PI}:R_{P2}=0.7:0.3$ . This change can be indirectly seen by the output current waveform in Figure 6.13 (e). Figure 6.13 (f) shows that using the conventional scheme, the output current of both inverters 1 and 2 are almost equal before and after the disconnection of load 3. Power losses in the line for the proposed and conventional schemes are 37.2 W and 48.3 W (a 23% reduction in power loss).



Figure 6.13. Experimental results output current waveforms: (a) Test 4 – proposed;
(b) Test 4 – conventional; (c) Test 5 – proposed; (d) Test 5 – conventional;
(e) Test 6 – proposed, and (f) Test 6 – conventional.
### 6.6 Summary

In this chapter, an extension of the proposed power sharing technique from the previous chapter has been presented. In this proposed scheme, the power ratio assigned to each DG is calculated based on two parameters: i) distance between each DG to each load and ii) ratio of power consumed by each load to the overall loading. A case study of a rural islanded microgrid that consist of 3 DGs and 8 loads (groups of houses) has been presented and simulation results show that the proposed power sharing scheme is able to reduce the active and reactive power losses in the distribution line. For the first case, when loads are concentrated near DG1, the proposed power sharing scheme reduces the active and reactive power losses by 56.4% and 34.2% respectively. 61.6% and 33.9% improvement in active and reactive power losses can be observed in the second case when loads are concentrated near DG3. For the final case when loads are concentrated near DG1 and DG3, active and reactive power losses are improved by 28.9% and 12.6% respectively. Furthermore, the proposed scheme produces better load voltage regulation than the conventional scheme. A scaled down microgrid consisting of two inverters and three loads is used to validate the practicality of the proposed optimized power-sharing scheme. All the 6 tests show that the proposed scheme is able to reduce active power loss and the improvement varies from 12% to 60% depending on the load conditions.

### References

- [6.1] G. Pepermans, J. Driesen, D. Haeseldonckx, R. Belmans, and W. D'haeseleer, "Distributed generation: definition, benefits and issues," *Energy policy*, vol. 33, pp. 787-798, 2005.
- [6.2] P. Chiradeja, "Benefit of Distributed Generation: A Line Loss Reduction Analysis," in *Transmission and Distribution Conference and Exhibition: Asia and Pacific, 2005 IEEE/PES*, 2005, pp. 1-5.
- [6.3] EIA. International Energy Statistics [Online]. Available: http://www.eia.gov/cfapps/ipdbproject/iedindex3.cfm#
- [6.4] Z. Yao and M. Hao, "Theoretical and Experimental Investigation of Networked Control for Parallel Operation of Inverters," *Industrial Electronics, IEEE Transactions on*, vol. 59, pp. 1961-1970, 2012.
- [6.5] R. Majumder, G. Ledwich, A. Ghosh, S. Chakrabarti, and F. Zare, "Droop Control of Converter-Interfaced Microsources in Rural Distributed

Generation," *Power Delivery, IEEE Transactions on*, vol. 25, pp. 2768-2778, 2010.

- [6.6] R. Majumder, A. Ghosh, G. Ledwich, S. Chakrabarti, and F. Zare, "Improved power sharing among distributed generators using web based communication," in *Power and Energy Society General Meeting*, 2010 IEEE, 2010, pp. 1-8.
- [6.7] X. Lu, W. Wang, and J. Ma, "An Empirical Study of Communication Infrastructures Towards the Smart Grid: Design, Implementation, and Evaluation," *Smart Grid, IEEE Transactions on*, vol. 4, pp. 170-183, 2013.
- [6.8] L.-m. Du, Q.-h. Fang, and H. Zhong, "Design of Wireless Communication System Applied for Power Lines Field Operations," in *Intelligence Science and Information Engineering (ISIE), 2011 International Conference on*, 2011, pp. 397-400.

## Chapter 7

### Conclusion

### 7.1 General conclusion

In recent years, distributed generation (DG) has gain popularity as an alternative to the conventional power system. The first chapter of the thesis discussed DG background, development, technologies, advantages and challenges. DGs are usually managed in a more decentralized way through the concept of a microgrid. This thesis focuses on improving the power sharing among parallel connected DGs and reducing the distribution power losses in an islanded microgrid.

From chapter two, it can be concluded that the control techniques for an islanded microgrid are currently dominated by droop based techniques. This is because they have advantages in terms of flexibility due to lack of communication among parallel connected inverters. However due to communication advancements some active load sharing techniques can be developed as alternatives to droop based techniques. In chapter three, ac power flow analysis for inverters under the effect of inductive, resistive and complex line impedance was investigated. Some figures have been utilized in order to visualize the impact of voltage power angle and amplitude on active and reactive power flow in an ac system at different voltage levels. Also, a new circulating current definition for multiple parallel connected inverters connected to the same load bus has been proposed.

In chapter four, to improve the conventional IACS controller which performs poorly under line impedance mismatching, an improved IACS controller with two additional gain schedulers was proposed. One gain scheduler changes the modulation index of the modulating signal while the other modifies the current error signal. The superiority of the proposed IACS controller, compared to the conventional controller, has been verified by simulations and hardware experimentation.

A new power sharing scheme for parallel connected inverters in an islanded microgrid was proposed in chapter five. The technique requires low-bandwidth communication between inverters and the central controller for active and reactive power information exchange. The performance of the proposed power sharing scheme was compared to the conventional droop technique in simulation. The proposed power sharing method outperforms conventional droop control as it has a faster dynamic response, better sharing of reactive power between inverters that have different line impedances, and has the ability to set the active and reactive power ratio for each inverter. The ability to set specific active and reactive power ratios gives flexibility to the utility owner to manage the available power in an efficient and effective manner.

In chapter six, an optimized power sharing scheme was proposed. The distance between each DG to each load and the ratio of power consumed by each load to the total load are taken into consideration for power ratio calculation in the central controller. A case study of a rural islanded microgrid that consists of 3 DGs and 8 loads (group of houses) has been presented. Simulation results show that the proposed power sharing scheme reduces the active and reactive power losses in the distribution line and has better load voltage regulation that the conventional scheme. A scaled microgrid consisting of two inverters and three loads was used to validate the practicality of the proposed optimized power-sharing scheme.

### 7.2 Author's contribution

The research undertaken in this thesis focuses on improving parallel connected DG power sharing with line impedance mismatch. The thesis contribution is summarized as follows:

- Detailed ac power flow analysis of an inverter based system connected to a common bus through purely resistive, inductive or complex line impedances has been presented. For each line impedance case, the effect of an inverter's output voltage power angle and amplitude on the active and reactive power flow have been studied.
- New generalized circulating current definition for multiple parallel connected inverters connected to the same load bus has been proposed and verified with simulation.
- An improved instantaneous average current sharing (IACS) scheme was proposed. Embedded two gain schedulers into the conventional IACS scheme

enhances its performance when controlling parallel connected inverters with different line impedances.

- A generalized model of single-phase parallel connected inverters using the improved IACS scheme was derived and used for voltage and current controller design and the parameter selection process.
- A new power sharing scheme for parallel connected inverters in an islanded microgrid has been proposed.
- An optimized power sharing scheme incorporates power ratio calculation based on two parameters: i) distance between each DG to each load and ii) ratio of power consumed by each load to the overall total load. This scheme reduces distribution power losses and improves load voltage regulation.

### 7.3 Suggestion for future research

Potential areas for further research include:

- In chapter 3, circulating current in multiple parallel connected inverters connected to the same load bus is defined. This definition can be further generalized for multiple parallel connected inverters with several distributed loads.
- The proposed gain scheduler can be implemented into a different controller scheme (droop, master slave ... etc.).
- The proposed power sharing scheme can be further improved by having an advance adaptive function that can adaptively modify the amount of angle and amplitude adjustment based on the active and reactive power differences.
- Studying the implementation of the proposed power sharing scheme under unbalanced load conditions.
- Investigation of the proposed power sharing scheme in the grid connected mode.
- The optimized power sharing scheme presented in chapter 6 can be further improved by incorporating a load voltage restoration function. By having this feature, the central controller can command the parallel connected DGs to increase or decrease their output voltages to ensure all loads are operated closest to their rated voltage.

# Appendix A

# **Test Rig Structure**

Details about inverter elements, line impedance, loads, measuring equipment and simulation software are introduced here.

## A.1 Inverter elements

The picture of the test rig is shown in Figure A.1. It consists of 3 sets of three phase voltage source inverters and several sets of loads. All the three inverter sets are shown in Figure A.2. Each inverter set comprises the following components:

- DSP: Infineon *TriCore* 1796B
- DSP interfacing circuit
- DC power supplies.
- IGBT module
- DC link capacitors
- LC filter
- Gate drive circuits
- Current and voltage transducers
- Interfacing inductor
- Line impedance



Figure A.1 Full test rig



(a) (b) (c) Figure A.2 Inverter sets. (a) Inverter 1, (b) Inverter 2 and (c) Inverter 3

## A.1.1 Digital signal processor (DSP)

The main purpose of the DSP is to perform the control algorithm based on the measured signals it received and then generate the switching pattern to drive the inverter switches. The measured signals are the digitized analogue signals that it received from the current and voltage transducers. The Infineon 32-bit TriCore 1796B DSP used in this project is shown in Figure A.3 and is used for all the three inverter sets.



Figure A.3 Infineon 32-bit TriCore 1796B DSP

Some of its features are listed below:

- High performance 32-bit super-scalar *TriCore*<sup>™</sup> V1.3 CPU with 4 stage pipeline
  - Superior real-time performance
  - Strong bit handling
  - Fully integrated DSP capabilities
  - Single precision floating point unit (FPU)
  - 150 MHz at full automotive temperature range
- 32-bit Peripheral Control Processor with single cycle instruction (PCP2)
- Multiple on-chip memories
  - 2 Mbyte embedded program flash with ECC
  - 128 Kbyte data flash
  - 192 Kbyte on chip SRAM
  - 16 Kbyte instruction cache

- 16-channel DMA controller
- 32-bit External Bus Interface Unit (EBU)
- Sophisticated interrupt system with 2x255 hardware priority arbitration levels serviced by CPU and PCP2
- High performing triple bus structure
- Peripheral Control Processor with single cycle instruction (PCP2)
  - 16 Kbyte Parameter Memory (PRAM)
  - 32 Kbyte Code Memory (CMEM)
- Versatile On-chip Peripheral Units
  - Two Asynchronous/Synchronous Serial Channels (ASC)
  - Two High-Speed Synchronous Serial Channels (SSC)
  - One Multi CAN Module with four CAN nodes and 128 free assignable message objects for high efficiency data handling via FIFO buffering and gateway data transfer
  - Two General Purpose Timer Array Modules (GPTA) with additional Local Timer Cell Array (LTCA2)
  - Two 16-channel Analog-to-Digital Converter units (ADC) with selectable 8-bit, 10-bit, or 12-bit resolution
  - One 4-channel Fast Analog-to-Digital Converter unit (FADC) with concatenated comb filters for hardware data reduction: supporting 10bit resolution, min. conversion time of 280ns
- 44 analog input lines for ADC and FADC
- 123 digital general purpose I/O lines, 4 input lines
- Digital I/O ports with 3.3 V capability
- Dedicated Emulation Device chip for multi-core debugging, tracing, and calibration via USB V1.1 interface available (TC1796ED)
- Clock Generation Unit with PLL
- Core supply voltage of 1.5 V
- I/O voltage of 3.3 V
- Full automotive temperature range:  $-40^{\circ}$  to  $+125^{\circ}$ C

## A.1.2 DSP interfacing circuits

In order to protect the DSP and electrically isolate it from the external circuits, two interfacing circuit boards are used. The first is used to isolate the ADC channels of the DSP from the transducers circuits and the second isolates the DSP's output ports from the gate drive circuits. Both interfacing circuits are shown in Figure A.4. The green board on the left is the one used to isolate the ADC channels and the one on the right is used to isolate the output ports. Their schematic diagrams are shown in Figure A.5 and Figure A.6 respectively.



Figure A.4 DSP interfacing circuits



Figure A.5 DSP interfacing circuit for ADC channels





Figure A.6 DSP interfacing circuit for output ports

Monday, June 30, 2008

# A.1.3 DC power supply

To supply the required dc voltage to the dc terminal of inverter, high voltage dc power supply is used for each inverter. The power supplies used are listed below and their photograph is shown in Figure A.7.

- Inverter 1 XANTREX XFR
  - Max voltage : 300 V
  - Max current : 9 A
  - Max power : 2.7 kW
- Inverter 2 ARGANTIX KDC
  - Max voltage : 600 V
  - Max current : 25 A
  - Max power : 15 kW
- Inverter 3 ARGANTIX XDS
  - Rated voltage : 600 V
  - $\circ$  Rated current : 25 A



Figure A.7 Dc power supplies

### A.1.4 IGBT Module

Infineon BSM100GD120DN2 IGBT power module is used for each inverter set. There are 6 IGBT switches packed in this module. It includes fast free-wheel diodes connected across each switch. The IGBT module datasheet and photo are shown in Figure A.8 and Figure A.9 respectively.

### BSM 100 GD 120 DN2

# eupec

| Maximum Ratings                                                                        |                     |                      |    |           |         |                |
|----------------------------------------------------------------------------------------|---------------------|----------------------|----|-----------|---------|----------------|
| Parameter                                                                              |                     | Symb                 | ol | Val       | ues     | Unit           |
| Collector-emitter voltage                                                              |                     | VCE                  |    | 12        | 200     | V              |
| Collector-gate voltage                                                                 |                     | VCGR                 |    |           |         |                |
| $R_{GE} = 20 \text{ k}\Omega$                                                          |                     |                      |    | 12        | 200     |                |
| Gate-emitter voltage                                                                   |                     | V <sub>GE</sub>      |    | ±         | 20      |                |
| DC collector current                                                                   |                     | I <sub>C</sub>       |    |           |         | A              |
| $T_{\rm C} = 25 \ ^{\circ}{\rm C}$                                                     |                     |                      |    | 1         | 50      |                |
| $T_{\rm C} = 80 \ ^{\circ}{\rm C}$                                                     |                     |                      |    | 1         | 00      |                |
| Pulsed collector current, $t_p = 1 \text{ ms}$                                         |                     | I <sub>Cpuls</sub>   |    |           |         |                |
| $T_{\rm C} = 25 \ ^{\circ}{\rm C}$                                                     |                     |                      |    | 3         | 00      |                |
| $T_{\rm C} = 80 \ ^{\circ}{\rm C}$                                                     |                     |                      |    | 2         | 00      |                |
| Power dissipation per IGBT                                                             |                     | Ptot                 |    |           |         | w              |
| <i>T</i> <sub>C</sub> = 25 °C                                                          |                     |                      |    | 6         | 80      |                |
| Chip temperature                                                                       |                     | Tj                   |    | + 150     |         | °C             |
| Storage temperature                                                                    |                     | T <sub>stg</sub>     |    | -40 + 125 |         |                |
| Thermal resistance, chip case                                                          |                     | R <sub>thJC</sub>    |    | ≤ 0.182   |         | K/W            |
| Diode thermal resistance, chip case                                                    |                     | RthJC                |    | ≤ 0.36    |         |                |
| Insulation test voltage, t = 1min.                                                     |                     | Vis                  |    | 25        | 500     | Vac            |
| Creepage distance                                                                      |                     | -                    |    | 1         | 6       | mm             |
| Clearance                                                                              |                     | -                    |    | 1         | 1       |                |
| DIN humidity category, DIN 40 040                                                      |                     | -                    |    | F         |         | sec            |
| IEC climatic category, DIN IEC 68-1                                                    |                     | -                    |    | 40 / 1    | 25 / 56 |                |
| Switching Characteristics, Inductive                                                   | Load at             | T <sub>j</sub> = 125 | °C |           |         |                |
| Turn-on delay time                                                                     | t <sub>d(on)</sub>  |                      |    |           |         | ns             |
| $V_{\rm CC}$ = 600 V, $V_{\rm GE}$ = 15 V, $I_{\rm C}$ = 100 A                         |                     |                      |    |           |         |                |
| $R_{\text{Gon}} = 6.8 \Omega$                                                          |                     | -                    |    | 160       | 320     |                |
| Rise time                                                                              | tr                  |                      |    |           |         |                |
| $V_{\rm CC}$ = 600 V, $V_{\rm GE}$ = 15 V, $I_{\rm C}$ = 100 A                         |                     |                      |    |           |         |                |
| $R_{\text{Gon}} = 6.8 \Omega$                                                          |                     | -                    |    | 80        | 160     |                |
| Turn-off delay time                                                                    | t <sub>d(off)</sub> |                      |    |           |         |                |
| $V_{\rm CC}$ = 600 V, $V_{\rm GE}$ = -15 V, $I_{\rm C}$ = 100 A                        |                     |                      |    |           |         |                |
| $R_{\text{Goff}} = 6.8 \ \Omega$                                                       |                     | -                    |    | 400       | 520     |                |
| Fall time                                                                              | tf                  |                      |    |           |         |                |
| $V_{\rm CC}$ = 600 V, $V_{\rm GE}$ = -15 V, $I_{\rm C}$ = 100 A                        |                     |                      |    |           |         |                |
| $R_{\text{Goff}} = 6.8 \Omega$                                                         |                     | -                    |    | 70        | 100     |                |
| Free-Wheel Diode                                                                       |                     |                      |    |           |         |                |
| Diode forward voltage                                                                  | VE                  |                      |    |           |         | V              |
| $I_{\rm E} = 100 \text{ A}$ , $V_{\rm OE} = 0 \text{ V}$ , $T_{\rm i} = 25 \text{ °C}$ |                     | _                    |    | 2.3       | 2.8     |                |
| $I_{r} = 100 \text{ A} V_{or} = 0 \text{ V} T_{r} = 125 \text{ °C}$                    |                     |                      |    | 1.8       |         |                |
| Reverse recovery time                                                                  | t                   |                      |    |           |         |                |
| $L = 100 \text{ A}$ $V_{\text{m}} = -600 \text{ V}$ $V_{\text{m}} = 0 \text{ V}$       | "rr                 |                      |    |           |         | P <sup>3</sup> |
| $f_{\rm F} = 100 \text{A},  v_{\rm R} = -000 \text{V},  v_{\rm GE} = 0 \text{V}$       |                     |                      |    | 0.2       |         |                |
| $d_F/d_i = -800$ A/µs, $r_j = 125$ C                                                   |                     |                      |    | 0.3       | -       |                |
|                                                                                        | 1 Crr               |                      |    |           |         | μυ             |
| $v_{\rm F} = 100  \text{A},  v_{\rm R} = -600  \text{V},  v_{\rm GE} = 0  \text{V}$    |                     |                      |    | 1         |         |                |
| $a_{\rm F}/at = -800 {\rm A}/{\rm \mu s}$                                              |                     |                      |    |           |         |                |
| $I_{j} = 25  {}^{\circ}C$                                                              |                     | -                    |    | 4         | -       |                |
| <i>T</i> <sub>j</sub> = 125 °C                                                         |                     | -                    |    | 11        | -       |                |

Figure A.8 Infineon BSM100GD120DN2 datasheet



Figure A.9 Infineon BSM100GD120DN2 photo

## A.1.5 DC link capacitors

To ensure a stable DC link voltage,  $600V/2200\mu$ F electrolytic, high ripple current capacitors from Panasonic is used for each inverter set. This capacitor is shown in Figure A.10.

## A.1.6 LC filter

To filter the output voltage of the inverter, a three-phase inductor and three single phase capacitors are used. The inductors have values of 2.0 mH and a 20 A current rating. This allows current ripple through the inductor within the standard specific limits. High frequency ac capacitors of 30  $\mu$ F are used with a 440 V ac rated voltage. The LC-filter used is shown in Figure A.11 parts (a) and (b).

## A.1.7 Gate drive circuit

The function of gate drive circuit is to supply sufficient gate drive voltage and current for the semiconductor switching devices. Isolation between the DSP common ground and the inverter switches common point is implemented using optocouplers. Figure A.12 shows the gate drive circuit photo and Figure A.13 shows the circuit schematic.



Figure A.10 DC link capacitor



(a) (b) Figure A.11 LC filter: (a) Three-phase inductor and (b) three single phase capacitors



Figure A.12 Gate drive circuit photo



Figure A.13 Gate drive circuit schematic

### A.1.8 Voltage and current sensing circuit

In the hardware implementation, voltage and current measurements are required as feedback signals for the controller. Voltage and current sensing circuits are used.

### a) Voltage sensing circuit

The schematic and photo of the voltage sensing circuit are shown in Figure A.14 parts (a) and (b) respectively. LEM LV25-P voltage transducer is used in the voltage sensing circuit. It uses the Hall-effect to measure ac and dc voltages and has a galvanic isolation between the primary (high voltage) and the secondary circuit (electronic circuit). The datasheet for this voltage transducer is shown in Figure A.15. In order to get an appropriate voltage to feed the DSP, a signal conditioning circuit is incorporated in the voltage sensing circuit.



(b) Figure A.14 Voltage sensing circuit : (a) Schematic and (b) photo



# Voltage Transducer LV 25-P

For the electronic measurement of voltages : DC, AC, pulsed..., with a galvanic isolation between the primary circuit (high voltage) and the secondary circuit (electronic circuit).



| E               | lectrical data                   |                               |                    |                  |      |
|-----------------|----------------------------------|-------------------------------|--------------------|------------------|------|
| I <sub>PN</sub> | Primary nominal curre            | 10                            |                    | mA               |      |
| L <sub>PM</sub> | Primary current, measuring range |                               | 0 ± 1              | 4                | mΑ   |
| R               | Measuring resistance             |                               | R <sub>M min</sub> | R <sub>Mma</sub> | x    |
|                 | with ± 12 V                      | @ ± 10 mA <sub>max</sub>      | 30                 | 190              | Ω    |
|                 |                                  | @ ± 14 mA max                 | 30                 | 100              | Ω    |
|                 | with ± 15 V                      | @ ± 10 mA                     | 100                | 350              | Ω    |
|                 |                                  | @ ± 14 mA                     | 100                | 190              | Ω    |
| I <sub>sn</sub> | Secondary nominal c              | Secondary nominal current rms |                    |                  | mΑ   |
| K.              | Conversion ratio                 |                               | 2500 : 1000        |                  |      |
| ູ້              | Supply voltage (± 5 %            | 6)                            | ± 12               | 15               | V    |
| ເຼັ             | Current consumption              | ,                             | 10 (@ ±            | 15 V)+           | _ mA |
| C               |                                  |                               |                    | -                | 3    |

### Accuracy - Dynamic performance data

| X               | Overall Accuracy @ $I_{PN}$ , $T_{A} = 25^{\circ}C$          | @ ± 12 15 V      | ± 0.9  |        | %  |
|-----------------|--------------------------------------------------------------|------------------|--------|--------|----|
| 0               | (                                                            | ⊉ ± 15 V (± 5 %) | ± 0.8  |        | %  |
| ε.              | Linearity error                                              |                  | < 0.2  |        | %  |
|                 |                                                              |                  | Тур    | Max    |    |
| I_              | Offset current @ $I_p = 0$ , $T_A = 25^{\circ}C$             |                  |        | ± 0.15 | mΑ |
| I <sub>ot</sub> | Temperature variation of Io                                  | 0°C + 25°C       | ± 0.06 | ± 0.25 | mΑ |
|                 |                                                              | + 25°C + 70°C    | ± 0.10 | ± 0.35 | mΑ |
| t,              | Response time $^{\rm 1)}$ to 90 % of ${\rm I}_{\rm PN}$ step |                  | 40     |        | μs |

### General data

| T              | Ambient operating temperature                     | 0+70         | °C |
|----------------|---------------------------------------------------|--------------|----|
| T <sub>s</sub> | Ambient storage temperature                       | - 25 + 85    | °C |
| R <sub>₽</sub> | Primary coil resistance @ T <sub>A</sub> = 70°C   | 250          | Ω  |
| R              | Secondary coil resistance @ T <sub>4</sub> = 70°C | 110          | Ω  |
| m              | Mass                                              | 22           | g  |
|                | Standards                                         | EN 50178: 19 | 97 |

 $I_{PN} = 10 \text{ mA}$  $V_{PN} = 10..500 \text{ V}$ 



### Features

- Closed loop (compensated) voltage transducer using the Hall effect
- Isolated plastic case recognized according to UL 94-V0.

### Principle of use

 For voltage measurements, a current proportional to the measured voltage must be passed through an external resistor R<sub>1</sub> which is selected by the user and installed in series with the primary circuit of the transducer.

### Advantages

- · Excellent accuracy
- Very good linearity
- Low thermal drift
- Low response time
- High bandwidth
- · High immunity to external
- interference
- · Low disturbance in common mode.

### Applications

- AC variable speed drives and servo motor drives
- · Static converters for DC motor drives

Page 1/3

- Battery supplied applications
  Uninterruptible Power Supplies (UPS)
- Power supplies for welding applications.

### Application domain

Industrial.

<u>Note</u>: <sup>1)</sup>  $\mathbf{R}_1 = 25 \text{ k}\Omega$  (L/R constant, produced by the resistance and inductance of the primary circuit).

#### 080729/17

LEM reserves the right to carry out modifications on its transducers, in order to improve them, without prior notice. www.lem.com

Figure A.15 LEM LV 25-P voltage transducer datasheet

### b) Current sensing circuit

Figure A.16 parts (a) and (b) show the schematic and photo of the current sensing circuit. In this circuit, LEM LA 55-P current transducer is used to electronically measure the ac and dc currents. Figure A.17 shows the datasheet of this current transducer. Like the voltage sensing circuit, a signal conditioning circuit is incorporated in the circuit sensing circuit to ensure an appropriate voltage is fed to the DSP.





Figure A.16 Current sensing circuit : (a) Schematic and (b) photo



# **Current Transducer LA 55-P**

For the electronic measurement of currents : DC, AC, pulsed..., with a galvanic isolation between the primary circuit (high power) and the secondary circuit (electronic circuit).

# CE

| El              | ectrical data                    |                         |                           |                           |           |                       |                    |                 |
|-----------------|----------------------------------|-------------------------|---------------------------|---------------------------|-----------|-----------------------|--------------------|-----------------|
| I <sub>PN</sub> | Primary nominal r.m.s. current   |                         |                           |                           | 50        |                       |                    |                 |
| I <sub>P</sub>  | Primary current, measuring range |                         |                           | 0 ± 70                    |           |                       |                    | A               |
| R               | Measuring resistance             | @                       |                           | <b>T</b> <sub>A</sub> = 7 | 0°C       | <b>Τ</b> <sub>A</sub> | = 85°              | С               |
|                 |                                  |                         |                           | R <sub>M min</sub> F      | ₹<br>Mmax | R <sub>M mir</sub>    | $\mathbf{R}_{Mma}$ | x               |
|                 | with ± 12 V                      | @ ± 50 A                | max                       | 10                        | 100       | 60                    | 95                 | Ω               |
|                 |                                  | @ ± 70 A                | max                       | 10                        | 50        | 60 <sup>1</sup>       | ) 601              | ) Ω             |
|                 | with ± 15 V                      | @ ± 50 A                | max                       | 50                        | 160       | 135                   | 155                | Ω               |
|                 |                                  | @ ± 70 A                | max                       | 50                        | 90        | 135                   | <sup>2)</sup> 135  | <sup>2)</sup> Ω |
| I <sub>sn</sub> | Secondary nominal r.             | m.s. current            |                           |                           | 50        |                       |                    | mA              |
| ĸ               | Conversion ratio                 |                         |                           |                           | 1:        | 1000                  |                    |                 |
| V <sub>c</sub>  | Supply voltage (± 5 %            | 5)                      |                           |                           | ± 1       | 2 1                   | 5                  | V               |
| I <sub>c</sub>  | Current consumption              |                         |                           |                           | 10(       | @±15                  | 5V)+l              | <sub>s</sub> mA |
| V <sub>d</sub>  | R.m.s. voltage for AC            | isolation test,         | 50 Hz, 1 mr               | ו                         | 2.5       |                       |                    | kV              |
| A               | curacy - Dynamic                 | performa                | nce data                  |                           |           |                       |                    |                 |
| x               | Accuracy @ I, T. = 2             | 25°C (                  | D±15V(±5                  | 5%)                       | ± 0       | .65                   |                    | %               |
|                 | PN A                             | @±1                     | 2 15 V (± 5               | 5%)                       | ± 0       | .90                   |                    | %               |
| ε.              | Linearity                        | -                       |                           | -                         | < 0       | .15                   |                    | %               |
|                 |                                  |                         |                           |                           | Ty        | rp ∣ I                | Max                |                 |
| I.              | Offset current @ I = 0           | , <b>T</b> = 25°C       |                           |                           | .         | .   a                 | : 0.2              | mΑ              |
| ц <sub>ом</sub> | Residual current 3 @ I           | s=0, after an           | overload of               | 3 x I <sub>PN</sub>       |           | 1                     | : 0.3              | mA              |
| I <sub>OT</sub> | Thermal drift of $I_{o}$         |                         | 0°C + 7                   | 0°C                       | ± 0       | ).1   ±               | : 0.5              | mΑ              |
|                 |                                  |                         | - 25°C + 8                | 5°C                       | ± 0       | 0.1   ±               | : 0.6              | mΑ              |
| t_              | Reaction time @ 10 %             | of I <sub>Pmax</sub>    |                           |                           | < 5       | 00                    |                    | ns              |
| t,              | Response time @ 90               | % of I <sub>P max</sub> |                           |                           | < 1       |                       |                    | μs              |
| di/dt           | di/dt accurately follow          | ed                      |                           |                           | > 2       | 00                    |                    | A/µs            |
| f               | Frequency bandwidth              | (- 1 dB)                |                           |                           | DC        | 20                    | 0                  | kHz             |
| Ge              | eneral data                      |                         |                           |                           |           |                       |                    |                 |
| Τ.              | Ambient operating ter            | nperature               |                           |                           | - 25      | 5+8                   | 85                 | °C              |
| Τ               | Ambient storage tem              | perature                |                           |                           | - 40      | )+                    | 90                 | °C              |
| Ř               | Secondary coil resista           | ance @                  | <b>T</b> <sub>A</sub> = 7 | 0°C                       | 80        |                       |                    | Ω               |
| ÷               |                                  |                         | <b>T</b> <sub>A</sub> = 8 | 5°C                       | 85        |                       |                    | Ω               |
| m               | Mass                             |                         |                           |                           | 18        |                       |                    | g               |
|                 | Standards 4)                     |                         |                           |                           | EN        | 5017                  | 78                 |                 |
|                 |                                  |                         |                           |                           |           |                       |                    |                 |

 $\frac{Notes}{^{2)}} \stackrel{\text{1})}{=} Measuring range limited to \pm 60 \text{ A}_{max} \\ \frac{^{2)}}{^{3)}} \text{ Measuring range limited to } \pm 55 \text{ A}_{max} \\ \frac{^{3)}}{^{3)}} \text{ Result of the coercive field of the magnetic circuit}$ 

 $^{\scriptscriptstyle 4)}$  A list of corresponding tests is available

# 980706/8

**LEM Components** 







### Features

- Closed loop (compensated) current transducer using the Hall effect
- · Printed circuit board mounting
- · Insulated plastic case recognized according to UL 94-V0.

### Advantages

- Excellent accuracy
- · Very good linearity
- · Low temperature drift
- · Optimized response time
- Wide frequency bandwidth
- No insertion losses
- · High immunity to external interference
- Current overload capability.

### Applications

- AC variable speed drives and servo motor drives
- Static converters for DC motor drives
- Battery supplied applications
- Uninterruptible Power Supplies (UPS)
- Switched Mode Power Supplies (SMPS)
- Power supplies for welding applications.

www.lem.com

### A.1.9 Interfacing inductor

In order to avoid large inrush current during inverter synchronization to the ac bus and during transient, interfacing inductor is used for each inverter. Three single phase inductor are used for each inverter. The interface inductor used for inverter 1, 2 and 3 are listed below and they are shown in Figure A.18 below.

- Inverter 1 interfacing inductor  $(L_{intl}) 5$  mH
- Inverter 2 interfacing inductor (*L<sub>int2</sub>*) 3.75 mH
- Inverter 3 interfacing inductor  $(L_{int3}) 6.2 \text{ mH}$





(b)



(c) Figure A.18 Interfacing inductor : (a)  $L_{int1}$ ,(b)  $L_{int2}$  and (c)  $L_{int3}$ 

### A.2 Line impedances

Wire coils shown in Figure A.19 are used to represent the line impedances. Each coil has resistance and reactance value around 0.3  $\Omega$  and 0.063  $\Omega$  respectively.



Figure A.19 Wire coils to represent line impedance

## A.3 Loads

In order to test the effectiveness of the proposed controller, the DG prototype needs to be tested with linear and nonlinear loads.

## A.3.1 Linear loads

Balanced linear load in the laboratory is designed by using several resistor banks with various resistance values. They are shown in Figure A.20. All loads can be step changed to provide transient testing by using a contactor.

## A.3.2 Nonlinear load

Balanced nonlinear load is made of a three-phase rectifier bridge, and load resistor, as shown in Figure A.21



(a)



(b) Figure A.20 Linear load



Figure A.21 Nonlinear load

## A.4 Measuring instruments

For hardware implementation, digital oscilloscopes are used for signal visualization. In order to get the appropriate signals to feed the oscilloscope, current and voltage probes are used. For power quality measurement, three phase power analyzer is used.

## A.4.1 Digital storage oscilloscope (DSO)

DSO is a type of electronic test instrument that allows observation of constantly varying signal voltages, usually as a two-dimensional graph of one or more electrical potential differences using the vertical or y-axis, plotted as a function of time (horizontal or x-axis). Many signals can be converted to voltages and displayed this way. Signals are often periodic and repeat constantly so that multiple samples of a signal which is actually varying with time are displayed as a steady picture. Many oscilloscopes (storage oscilloscopes) can also capture non-repeating waveforms for a specified time and show a steady display of the captured segment. The following two DSOs are used in the test rig. Their pictures are shown in Figure A.22.

## a) Tektronix TDS 2024

This is a DSO manufactured by Tektronix and has the following features:

- Channel : 4 channels
- Bandwidth : 200 MHz
- Sample rate : 2.0 GS/s
- Display : colour

## b) Le CroyWavejet 334

This Le Croy oscilloscope has the following features:

- Channel : 4 channels
- Bandwidth : 350 MHz
- Sample rate : 2.0 GS/s
- Display : colour



Figure A.22 Digital storage oscilloscope: (a) Tektronix TDS 2024 and (b) Le CroyWavejet 334

## A.4.2 Current probe

Tektronix TCP305A current probe together with TCPA300 amplifier shown in Figure A.23 are used for current measurement. Some of the features of this AC/DC current measurement system are listed below:

- Bandwidth : DC 50 MHz signal
- Max DC current : 50 A
- Max RMS current : 35.4 A
- Automatic scaling
- AC/DC input coupling
- Split-core construction allows easy circuit connection

Appendix A: Test Rig Structure



Figure A.23 Tektronix AC/DC current measurement system: (a) TCP305A current probe and (b) TCPA300 amplifier

## A.4.3 Voltage probe

Voltage probe extends the measurement capability of oscilloscopes to display and measure in-circuit waveforms that are referenced to high common mode voltages. TESTEC TT-SI 9001 differential probe (shown in Figure A.24) is used for voltage measurement. Differential probes are like two probes in one. Instead of measuring a test point in relation to a ground point (like single-ended active probes), differential probes measure the difference in voltage of a test point in relation to another test point. This voltage probe has the following specification:

- Bandwidth: DC to 25MHz
- Attenuation Ratio: 1:10 / 1:100
- Accuracy: +/-2%
- Rise Time: 14ns
- Input Impedance:  $4M\Omega // 5,5pF$  each side to ground

### A.4.4 Three phase power analyzer

For real time power measurement (including power quality measurement), Voltech PM300 three phase power analyzer is used. The equipment is shown in Figure A.25. Some of its features are as follows:

- Measure Watts, Volts, Amps, VA, VAr, PF, cos phi, Vrms, Vpeak, voltage crest factor, Arms, A peak, Amps crest factor, frequency
- THD, voltage, current and power harmonics
- Programmable for watt-hour, ampere-hour and other integrator measurements
- Available with IEEE488 or RS323 communications interfaces installed



Figure A.24 TESTEC TT – SI 9001 differential probe



Figure A.25 PM300 three phase power analyzer

### A.5 Simulation and experimental software

Simulation software is used in this thesis to test the designed controllers and algorithms before the hardware implementation. MATLAB/SIMULINK is used for all simulations. In hardware implementation, Digital Application Virtual Engineering (DAVE) and TASKING TriCore VX are used.

### A.5.1 MATLAB/SIMULINK

MATLAB® is a high-level language and interactive environment for numerical computation, visualization, and programming developed by MathWorks. MATLAB allows matrix manipulations, plotting of functions and data, implementation of algorithms, creation of user interfaces, and interfacing with programs written in other languages, including C, C++, Java, and FORTRAN. SIMULINK on the other hand is an additional package for MATLAB. It is a data flow graphical programming language tool for modelling, simulating and analyzing multi-domain dynamic systems. Its primary interface is a graphical block diagramming tool and a customizable set of block libraries. It offers tight integration with the rest of the MATLAB environment and can either drive MATLAB or be scripted from it. Simulink is widely used in control theory and digital signal processing for multi-domain simulation and Model-Based Design.The following MATLAB and SIMULINK versions are used for simulations in this thesis.

- MATLAB R2011b (version 7.13.0.564) (64 bit)
- SIMULINK (version 7.8)

## A.5.2 DAVE

DAVE (version 2) software is low level code generation software developed by Infineon Technologies to support their microcontroller application. This software provides intelligent wizards, which help users to configure the chip to work the way they need it and automatically generate C-code with appropriate driver functions for all of the on-chip peripherals and interrupt controls. The generated code can be automatically imported in compiler tools from Altium, HighTec, Keil and DAVE<sup>TM</sup> Bench.

### A.5.3 TASKING TriCore VX

TASKING TriCore VX is a development toolset developed by Altium that support the TriCore architecture from Infineon Technologies. TASKING (version 2.2 r3) used for this thesis consists of dedicated C/C++ compilers and assemblers, a multicore linker/locator and debugger. Using this software, the proposed control is coded in C language, compiled and uploaded to the TriCore microcontroller through USB cable.

## **Appendix B**

## **Equation Derivations for Chapter 4**

### **B.1** Parallel multi inverter system

An inverter with the instantaneous average current sharing scheme is modelled in Figure B.1. This model has two inputs which are input voltage  $(v_i^*)$  and output current  $(i_o)$  and one output which is the output voltage of the inverter  $(v_o)$ .  $L_f$ ,  $C_f$  and  $R_f$  represent the filter inductance, capacitance and resistance respectively.  $G_v$  represents the PR voltage controller of the voltage feedback loop,  $K_f$  is the gain of the voltage feed-forward loop, and  $K_c$  is the gain of the current feedback loop. In this model it is assumed that the inverter has unity gain. That is, the modulation index of the SPWM modulator is assumed to be 1. The equation for  $G_v$  is given by (B.1).



Figure B.1 Inverter model with instantaneous current sharing scheme

$$G_{v} = \frac{K_{p}s^{2} + (2K_{p}w_{c} + K_{\text{Res}})s + K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{\text{Res}}w_{c}}{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}}$$
(B.1)

## **B.1.1** Closed loop voltage gain (G)

The closed-loop voltage gain G can be derived from Figure B.1 by setting  $i_o$  to be 0 and the model can be simplified to:

$$G = \frac{K_1(G_v + K_f)}{C_f L_f s^2 + (C_f R_f + C_f K_c) s + K_1 G_v + 1}$$
(B.2)

By replacing  $G_{\nu}$  in (B.2) with (B.1) the following full derivation can be obtained and closed loop voltage gain becomes (B.3)

$$G = \frac{K_{1}(\frac{K_{P}s^{2} + (2K_{P}w_{c} + K_{Res})s + K_{P}(w_{c}^{2} + w_{o}^{2}) + K_{Res}w_{c}}{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}} + K_{f})}{C_{f}L_{f}s^{2} + (C_{f}R_{f} + C_{f}K_{c})s}$$
$$+K_{1}\left(\frac{K_{P}s^{2} + (2K_{P}w_{c} + K_{Res})s + K_{P}(w_{c}^{2} + w_{o}^{2}) + K_{Res}w_{c}}{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}}\right) + 1$$

$$G = \frac{K_{1} \left[ \frac{K_{p}s^{2} + (2K_{p}w_{c} + K_{Res})s + K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{Res}w_{c}}{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}} + \frac{K_{f}\left(s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}\right)}{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}} \right]}{\frac{\left(C_{f}L_{f}s^{2} + \left(C_{f}R_{f} + C_{f}K_{c}\right)s\right)\left(s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}\right)}{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}}} + K_{1}\left(\frac{K_{p}s^{2} + (2K_{p}w_{c} + K_{Res})s + K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{Res}w_{c}}{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}}}\right) + \frac{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}}{s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}}}$$

$$G = \frac{K_{1} \begin{bmatrix} K_{p}s^{2} + (2K_{p}w_{c} + K_{Res})s + K_{p}(w_{c}^{2} + w_{o}^{2}) \\ + K_{Res}w_{c} + K_{f}s^{2} + 2K_{f}w_{c}s + K_{f}(w_{c}^{2} + w_{o}^{2}) \end{bmatrix}}{C_{f}L_{f}s^{4} + 2w_{c}C_{f}L_{f}s^{3} + C_{f}L_{f}(w_{c}^{2} + w_{o}^{2})s^{2} + (C_{f}R_{f} + C_{f}K_{c})s^{3}} \\ + 2w_{c}(C_{f}R_{f} + C_{f}K_{c})s^{2} + (C_{f}R_{f} + C_{f}K_{c})(w_{c}^{2} + w_{o}^{2})s \\ + K_{1} \begin{bmatrix} K_{p}s^{2} + (2K_{p}w_{c} + K_{Res})s + K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{Res}w_{c} \end{bmatrix} + s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}$$

$$G = \frac{K_{1} \left(K_{p} + K_{f}\right) s^{2} + K_{1} (2K_{p}w_{c} + K_{\text{Res}} + 2K_{f}w_{c})s}{K_{1} \left[K_{p} (w_{c}^{2} + w_{o}^{2}) + K_{f} \left(w_{c}^{2} + w_{o}^{2}\right) + K_{\text{Res}}w_{c}\right]}{C_{f}L_{f}s^{4} + \left(2w_{c}C_{f}L_{f} + C_{f}R_{f} + C_{f}K_{c}\right)s^{3}} + \left[C_{f}L_{f} \left(w_{c}^{2} + w_{o}^{2}\right) + 2w_{c} \left(C_{f}R_{f} + C_{f}K_{c}\right) + K_{1}K_{p} + 1\right]s^{2} + \left[\left(C_{f}R_{f} + C_{f}K_{c}\right)\left(w_{c}^{2} + w_{o}^{2}\right) + 2K_{1}K_{p}w_{c} + K_{1}K_{\text{Res}} + 2w_{c}\right]s + K_{1}K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{\text{Res}}w_{c} + w_{c}^{2} + w_{o}^{2}$$

$$G = \frac{g_{n2}s^2 + g_{n1}s + g_{n0}}{g_{d4}s^4 + g_{d3}s^3 + g_{d2}s^2 + g_{d1}s + g_{d0}}$$
(B.3)

$$g_{n2} = K_{1}(K_{p} + K_{f})$$

$$g_{n1} = K_{1}(2K_{p}w_{c} + K_{Res} + 2K_{f}w_{c})$$

$$g_{n0} = K_{1}(K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{f}(w_{c}^{2} + w_{o}^{2}) + K_{Res}w_{c})$$

$$g_{d4} = C_{f}L_{f}$$

$$g_{d3} = 2w_{c}C_{f}L_{f} + C_{f}R_{f} + C_{f}K_{c}$$

$$g_{d2} = C_{f}L_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}(C_{f}R_{f} + C_{f}K_{c}) + K_{1}K_{p} + 1$$

$$g_{d1} = (C_{f}R_{f} + C_{f}K_{c})(w_{c}^{2} + w_{o}^{2}) + 2K_{1}K_{p}w_{c} + K_{1}K_{Res} + 2w_{c}$$

$$g_{d0} = K_{1}K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{Res}w_{c} + w_{c}^{2} + w_{o}^{2}$$

## **B.1.2** Output Impedance (*Z*)

By setting  $v_i^*$  to 0, the model in Figure B.1 can be simplified to (B.4), to find the output impedance of the inverter.

$$Z = \frac{L_f s + R_f}{C_f L_f s^2 + (C_f R_f + K_1 K_c C_f) s + K_1 G_v + 1}$$
(B.4)

By replacing  $G_{\nu}$  in (B.4) with (B.1) the following full derivation can be obtained and output impedance becomes (B.5)

$$Z = \frac{L_f s + R_f}{C_f L_f s^2 + (C_f R_f + K_1 K_c C_f) s}$$
$$+ K_1 \left[ \frac{K_p s^2 + (2K_p w_c + K_{\text{Res}}) s + K_p (w_c^2 + w_o^2) + K_{\text{Res}} w_c}{s^2 + 2w_c s + w_c^2 + w_o^2} \right] + 1$$

$$Z = \frac{L_f s + R_f}{C_f L_f s^2 \left(s^2 + 2w_c s + w_c^2 + w_o^2\right) + \left(C_f R_f + K_1 K_c C_f\right) s \left(s^2 + 2w_c s + w_c^2 + w_o^2\right)} \\ + \left[K_1 K_p s^2 + K_1 (2K_p w_c + K_{\text{Res}}) s + K_1 K_p (w_c^2 + w_o^2) + K_1 K_{\text{Res}} w_c\right] \\ \frac{+s^2 + 2w_c s + w_c^2 + w_o^2}{s^2 + 2w_c s + w_c^2 + w_o^2}$$

$$Z = \frac{\left(L_{f}s + R_{f}\right)\left(s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}\right)}{C_{f}L_{f}s^{2}\left(s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}\right) + \left(C_{f}R_{f} + K_{1}K_{c}C_{f}\right)s\left(s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}\right)} + \left[K_{1}K_{p}s^{2} + K_{1}(2K_{p}w_{c} + K_{\text{Res}})s + K_{1}K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{\text{Res}}w_{c}\right] + s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}$$

$$Z = \frac{L_{f}s^{3} + 2L_{f}w_{c}s^{2} + L_{f}\left(w_{c}^{2} + w_{o}^{2}\right)s + R_{f}s^{2} + 2R_{f}w_{c}s + R_{f}\left(w_{c}^{2} + w_{o}^{2}\right)}{C_{f}L_{f}s^{4} + 2C_{f}L_{f}w_{c}s^{3} + C_{f}L_{f}\left(w_{c}^{2} + w_{o}^{2}\right)s^{2} + \left(C_{f}R_{f} + K_{1}K_{c}C_{f}\right)s^{3}} + 2w_{c}\left(C_{f}R_{f} + K_{1}K_{c}C_{f}\right)s^{2} + \left(C_{f}R_{f} + K_{1}K_{c}C_{f}\right)\left(w_{c}^{2} + w_{o}^{2}\right)s + K_{1}K_{p}s^{2} + K_{1}(2K_{p}w_{c} + K_{\text{Res}})s + K_{1}K_{p}\left(w_{c}^{2} + w_{o}^{2}\right) + K_{1}K_{\text{Res}}w_{c} + s^{2} + 2w_{c}s + w_{c}^{2} + w_{o}^{2}$$

$$Z = \frac{L_{f}s^{3} + (2L_{f}w_{c} + R_{f})s^{2} + [L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c}]s + R_{f}(w_{c}^{2} + w_{o}^{2})}{C_{f}L_{f}s^{4} + (2C_{f}L_{f}w_{c} + C_{f}R_{f} + K_{1}K_{c}C_{f})s^{3}} + [C_{f}L_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}(C_{f}R_{f} + K_{1}K_{c}C_{f}) + K_{1}K_{P} + 1]s^{2} + [(C_{f}R_{f} + K_{1}K_{c}C_{f})(w_{c}^{2} + w_{o}^{2}) + K_{1}(2K_{P}w_{c} + K_{Res}) + 2w_{c}]s + K_{1}K_{P}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{Res}w_{c} + w_{c}^{2} + w_{o}^{2}$$

$$Z = \frac{z_{n3}s^3 + z_{n2}s^2 + z_{n1}s + z_{n0}}{z_{d4}s^4 + z_{d3}s^3 + z_{d2}s^2 + z_{d1}s + z_{d0}}$$
(B.5)

$$z_{n3} = L_{f} ; z_{n2} = 2L_{f}w_{c} + R_{f} ; z_{n1} = L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c} ;$$
  

$$z_{n0} = R_{f}(w_{c}^{2} + w_{o}^{2}) ; z_{d4} = L_{f}C_{f}$$
  

$$z_{d3} = 2C_{f}L_{f}w_{c} + C_{f}R_{f} + K_{1}K_{c}C_{f}$$
  

$$z_{d2} = C_{f}L_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}(C_{f}R_{f} + K_{1}K_{c}C_{f}) + K_{1}K_{P} + 1$$
  

$$z_{d1} = (C_{f}R_{f} + K_{1}K_{c}C_{f})(w_{c}^{2} + w_{o}^{2}) + K_{1}(2K_{P}w_{c} + K_{Res}) + 2w_{c}$$
  

$$z_{d0} = K_{1}K_{P}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{Res}w_{c} + w_{c}^{2} + w_{o}^{2}$$

### **B.2** Parallel system output voltage

The model of a parallel multi inverter system is shown in Figure B.2. In this model, each inverter is treated as a voltage source connected in series with line impedance.

All parameter variations including the closed loop voltage gain  $(G_i)$ , the output impedance of the inverter  $(Z_i)$ , and line impedance  $(Z_{li})$ , are taken into consideration. In this model, the outer current loop controller, H, is also included for all the inverters.  $Z_L$  represents the load impedance and  $v_o$  is the load voltage. The reference voltage  $v_i^*$  and reference current  $i^*$  are same for all inverters.



Figure B.2 The model of the parallel multi inverter system

The system is then describable as

$$v_{i1}^* = v_{i2}^* = v_{iN}^* = v_i^*$$
 (B.6)

$$i^* = \frac{\sum_{j=1}^{N} i_j}{N} \tag{B.7}$$

$$\sum_{j=1}^{N} i_j = i_1 + i_2 + \ldots + i_N = \frac{v_o}{Z_L}$$
(B.8)
$$G_{1}\left[v_{i}^{*}+\left(i^{*}-i_{1}\right)K_{2_{-1}}H_{1}\right]-v_{o}=i_{1}\left(Z_{1}+Z_{l1}\right)$$

$$G_{2}\left[v_{i}^{*}+\left(i^{*}-i_{2}\right)K_{2_{-2}}H_{2}\right]-v_{o}=i_{2}\left(Z_{2}+Z_{l2}\right)$$

$$G_{N}\left[v_{i}^{*}+\left(i^{*}-i_{N}\right)K_{2_{-N}}H_{N}\right]-v_{o}=i_{N}\left(Z_{N}+Z_{lN}\right)$$
(B.9)

By combining all equations in (B.9), the following is obtained

$$\sum_{j=1}^{N} \left( G_{j} v_{i}^{*} + G_{j} K_{2_{j}} H_{j} \left[ i^{*} - i_{j} \right] \right) - N v_{o} = \sum_{j=1}^{N} i_{j} \left( Z_{j} + Z_{lj} \right)$$
(B.10)

By substituting (B.6), (B.7) and (B.8) into (B.10) and solving for  $V_o$ , generalized output voltage equation for parallel inverter system (B.11), can be obtained

$$\begin{split} \sum_{j=1}^{N} \left( G_{j}v_{i}^{*} + G_{j}K_{2_{-j}}H_{j}\left(\frac{\sum_{j=1}^{N}i_{j}}{N} - i_{j}\right) \right) - Nv_{o} &= \sum_{j=1}^{N}i_{j}\left(Z_{j} + Z_{lj}\right) \\ \sum_{j=1}^{N}\left(G_{j}v_{i}^{*}\right) + \sum_{j=1}^{N}\left(G_{j}K_{2_{-j}}H_{j}\left(\frac{v_{o}}{NZ_{L}} - i_{j}\right)\right) - Nv_{o} &= \sum_{j=1}^{N}i_{j}\left(Z_{j} + Z_{lj}\right) \\ \sum_{j=1}^{N}G_{j}K_{2_{-j}}H_{j}\frac{v_{o}}{NZ_{L}} - \sum_{j=1}^{N}G_{j}K_{2_{-j}}H_{j}i_{j} - Nv_{o} &= \sum_{j=1}^{N}i_{j}\left(Z_{j} + Z_{lj}\right) - \sum_{j=1}^{N}\left(G_{j}v_{i}^{*}\right) \\ v_{o}\left(\sum_{j=1}^{N}G_{j}K_{2_{-j}}H_{j}\frac{1}{NZ_{L}} - N\right) &= \sum_{j=1}^{N}i_{j}\left(Z_{j} + Z_{lj}\right) - \sum_{j=1}^{N}\left(G_{j}v_{i}^{*}\right) + \sum_{j=1}^{N}G_{j}K_{2_{-j}}H_{j}i_{j} \end{split}$$

$$v_{o} = \frac{\sum_{j=1}^{N} i_{j} \left( Z_{j} + Z_{lj} \right) - \sum_{j=1}^{N} \left( G_{j} v_{i}^{*} \right) + \sum_{j=1}^{N} G_{j} K_{2_{-j}} H_{j} i_{j}}{\left( \sum_{j=1}^{N} G_{j} K_{2_{-j}} H_{j} \frac{1}{N Z_{L}} - N \right)}$$
(B.11)

When the following are assumed, equation (B.10) can be simplified to (B.13)

$$G_{1} = G_{2} = G_{N} = G$$

$$Z_{1} = Z_{2} = Z_{N} = Z$$

$$H_{1} = H_{2} = H_{N} = H$$

$$K_{2_{1}} = K_{2_{2}} = K_{2_{-}N} = K_{2}$$
(B.12)

$$\begin{split} \sum_{j=1}^{N} \left( Gv_{i}^{*} + G_{j}K_{2_{-j}}H_{j}\left[i^{*} - i_{j}\right]\right) - Nv_{o} &= \sum_{j=1}^{N} i_{j}\left(Z_{j} + Z_{lj}\right) \\ NGv_{i}^{*} + GK_{2}H\left(Ni^{*} - \sum_{j=1}^{N} i_{j}\right) - Nv_{o} &= Z\sum_{j=1}^{N} i_{j} + \sum_{j=1}^{N} i_{j}Z_{lj} \\ NGv_{i}^{*} + GK_{2}H\left(N\sum_{j=1}^{N} - \sum_{j=1}^{N} i_{j}\right) - Nv_{o} &= Z\frac{v_{o}}{Z_{L}} + \sum_{j=1}^{N} i_{j}Z_{lj} \\ NGv_{i}^{*} - Nv_{o} &= Z\frac{v_{o}}{Z_{L}} + \sum_{j=1}^{N} i_{j}Z_{lj} \\ v_{o}\frac{Z}{Z_{L}} + Nv_{o} &= NGv_{i}^{*} - \sum_{j=1}^{N} i_{j}Z_{lj} \\ v_{o}(N + \frac{Z}{Z_{L}}) &= NGv_{i}^{*} - \sum_{j=1}^{N} i_{j}Z_{lj} \\ v_{o} &= \frac{NGv_{i}^{*} - \sum_{j=1}^{N} i_{j}Z_{lj}}{N + \frac{Z}{Z_{L}}} \\ v_{o} &= \frac{Gv_{i}^{*} - \frac{1}{N}\sum_{j=1}^{N} i_{j}Z_{lj}}{1 + \frac{Z}{NZ_{L}}} \end{split}$$
(B.13)

# **B.3** Parallel system output current

From (B.9), it is known that the system equation for  $k^{th}$  inverter is given by

$$G_{k}\left[v_{i}^{*}+\left(i^{*}-i_{k}\right)K_{2_{k}}H_{k}\right]-v_{o}=i_{k}\left(Z_{k}+Z_{lk}\right)$$
(B.14)

Replacing  $i^*$  and  $v_o$  in (B.14) with (B.7) and (B.11) respectively, the generalized equation for output current is derived as follows to achieve (B.15)

$$G_{k}\left[v_{i}^{*}+\left(\sum_{\substack{j=1\\N}}^{N}i_{j}\right)K_{2_{-k}}H_{k}\right]-v_{o}=i_{k}\left(Z_{k}+Z_{lk}\right)$$

$$NG_{k}v_{i}^{*}+G_{k}K_{2_{-k}}H_{k}\left(\sum_{\substack{j=1\\j\neq k}}^{N}i_{j}+i_{k}-Ni_{k}\right)-Nv_{o}=Ni_{k}\left(Z_{k}+Z_{lk}\right)$$

$$NG_{k}v_{i}^{*}+G_{k}K_{2_{-k}}H_{k}\sum_{\substack{j=1\\j\neq k}}^{N}i_{j}+G_{k}K_{2_{-k}}H_{k}i_{k}\left(1-N\right)-Nv_{o}=Ni_{k}\left(Z_{k}+Z_{lk}\right)$$

$$NG_{k}v_{i}^{*}+G_{k}K_{2_{-k}}H_{k}\sum_{\substack{j=1\\j\neq k}}^{N}i_{j}-N\left(\frac{\sum_{\substack{j=1\\j\neq k}}^{N}i_{j}\left(Z_{j}+Z_{lj}\right)-\sum_{j=1}^{N}\left(G_{j}v_{i}^{*}\right)+\sum_{j=1}^{N}G_{j}K_{2_{-j}}H_{j}i_{j}}{\left(\sum_{\substack{j=1\\j\neq k}}^{N}G_{j}K_{2_{-j}}H_{j}\frac{1}{NZ_{L}}-N\right)}\right)$$

$$= Ni_k \left( Z_k + Z_{lk} \right) - G_k K_{2_k} H_k i_k \left( 1 - N \right)$$

$$NG_{k}v_{i}^{*} + G_{k}K_{2_{k}}H_{k}\sum_{\substack{j=1\\j\neq k}}^{N}i_{j} - N \left( \frac{\sum_{\substack{j=1\\j\neq k}}^{N}i_{j}(Z_{j} + Z_{lj}) + i_{k}(Z_{k} + Z_{lk}) - \sum_{j=1}^{N}(G_{j}v_{i}^{*})}{\left(\sum_{\substack{j=1\\j\neq k}}^{N}G_{j}K_{2_{-j}}H_{j}i_{j} + G_{k}K_{2_{-k}}H_{k}i_{k}} - N\right)} \right)$$
$$= Ni_{k}(Z_{k} + Z_{lk}) - G_{k}K_{2_{-k}}H_{k}i_{k}(1 - N)$$

Appendix B: Equation Derivations for Chapter 4

$$\begin{split} NG_{k}v_{i}^{*} + G_{k}K_{2\_k}H_{k}\sum_{\substack{j=1\\j\neq k}}^{N}i_{j} - N \begin{pmatrix} \sum_{\substack{j=1\\j\neq k}}^{N}i_{j}\left(Z_{j} + Z_{lj}\right) - \sum_{j=1}^{N}\left(G_{j}v_{i}^{*}\right) + \sum_{\substack{j=1\\j\neq k}}^{N}G_{j}K_{2\_j}H_{j}i_{j} \\ & \left(\sum_{j=1}^{N}G_{j}K_{2\_j}H_{j}\frac{1}{NZ_{L}} - N\right) \end{pmatrix} \\ &= Ni_{k}\left(Z_{k} + Z_{lk}\right) - G_{k}K_{2\_k}H_{k}i_{k}\left(1 - N\right) + \frac{Ni_{k}\left(Z_{k} + Z_{lk}\right) + NG_{k}K_{2\_k}H_{k}i_{k}}{\left(\sum_{j=1}^{N}G_{j}K_{2\_j}H_{j}\frac{1}{NZ_{L}} - N\right)} \\ & W = \left(\sum_{j=1}^{N}G_{j}K_{2\_j}H_{j}\frac{1}{NZ_{L}} - N\right) \\ & NWG_{k}v_{i}^{*} + WG_{k}K_{2\_k}H_{k}\sum_{j=1}^{N}i_{j} - N\left(\sum_{j=1}^{N}i_{j}\left(Z_{j} + Z_{lj}\right) - \sum_{j=1}^{N}\left(G_{j}v_{i}^{*}\right) + \sum_{j=1}^{N}G_{j}K_{2\_j}H_{j}i_{j} \\ & = NWi_{k}\left(Z_{k} + Z_{lk}\right) - WG_{k}K_{2\_k}H_{k}i_{k}\left(1 - N\right) + Ni_{k}\left(Z_{k} + Z_{lk}\right) + NG_{k}K_{2\_k}H_{k}i_{k} \end{split}$$

$$i_{k} \left[ NW(Z_{k} + Z_{lk}) - WG_{k}K_{2_{k}}H_{k}(1 - N) + N(Z_{k} + Z_{lk}) + NG_{k}K_{2_{k}}H_{k} \right]$$
  
=  $W \left( NG_{k}v_{i}^{*} + G_{k}K_{2_{k}}H_{k}\sum_{\substack{j=1\\j\neq k}}^{N}i_{j} \right) - N \left( \sum_{\substack{j=1\\j\neq k}}^{N}i_{j}(Z_{j} + Z_{lj}) - \sum_{j=1}^{N}(G_{j}v_{i}^{*}) + \sum_{\substack{j=1\\j\neq k}}^{N}G_{j}K_{2_{k}}H_{j}i_{j} \right)$ 

$$i_{k} = \frac{W\left(NG_{k}v_{i}^{*} + G_{k}K_{2_{k}}H_{k}\sum_{\substack{j=1\\j\neq k}}^{N}i_{j}\right) - N\left(\sum_{\substack{j=1\\j\neq k}}^{N}i_{j}\left(Z_{j} + Z_{lj}\right) - \sum_{j=1}^{N}\left(G_{j}v_{i}^{*}\right) + \sum_{\substack{j=1\\j\neq k}}^{N}G_{j}K_{2_{k}}H_{j}i_{j}\right)}{W\left[N\left(Z_{k} + Z_{lk}\right) - G_{k}K_{2_{k}}H_{k}\left(1 - N\right)\right] + N\left(Z_{k} + Z_{lk}\right) + NG_{k}K_{2_{k}}H_{k}}$$

$$\left(\sum_{j=1}^{N} G_{j} K_{2_{-j}} H_{j} \frac{1}{NZ_{L}} - N\right) \left(NG_{k} v_{i}^{*} + G_{k} K_{2_{-k}} H_{k} \sum_{\substack{j=1\\j\neq k}}^{N} i_{j} \right) \\
-N \left(\sum_{\substack{j=1\\j\neq k}}^{N} i_{j} \left(Z_{j} + Z_{lj}\right) - \sum_{j=1}^{N} \left(G_{j} v_{i}^{*}\right) + \sum_{\substack{j=1\\j\neq k}}^{N} G_{j} K_{2_{-j}} H_{j} i_{j} \right) \\
\left(\sum_{\substack{j=1\\j\neq k}}^{N} G_{j} K_{2_{-j}} H_{j} \frac{1}{NZ_{L}} - N\right) \left[N \left(Z_{k} + Z_{lk}\right) - G_{k} K_{2_{-k}} H_{k} \left(1 - N\right)\right] \\
+N \left(Z_{k} + Z_{lk}\right) + NG_{k} K_{2_{-k}} H_{k}$$
(B.15)

When equations (B.12) are assumed, equation (B.14) can be simplified to (B.16)

$$i_{k} = \frac{G\left[v_{i}^{*} + (i^{*} - i_{k})K_{2}H\right] - v_{o}}{(Z + Z_{lk})}$$

$$G\left[v_{i}^{*} + \left(\frac{\sum_{j=1}^{N} i_{j}}{N} - i_{k}\right)K_{2}H\right] - \left(\frac{Gv_{i}^{*} - \frac{1}{N}\sum_{j=1}^{N} i_{j}Z_{lj}}{1 + \frac{Z}{NZ_{L}}}\right)$$

$$i_{k} = \frac{(Z + Z_{lk})}{(Z + Z_{lk})}$$

Let 
$$1 + \frac{Z}{NZ_L} = X$$

$$i_{k} = \frac{G\left[v_{i}^{*} + \left(\frac{\sum_{j=1}^{N} i_{j}}{N} - i_{k}\right)K_{2}H\right] - \left(\frac{Gv_{i}^{*} - \frac{1}{N}\sum_{j=1}^{N} i_{j}Z_{lj}}{X}\right)}{(Z + Z_{lk})}$$

$$i_{k} = \frac{XG\left[v_{i}^{*} + \left(\frac{1}{N}\sum_{j=1}^{N}i_{j} - i_{k}\right)K_{2}H\right] - \left(Gv_{i}^{*} - \frac{1}{N}\sum_{j=1}^{N}i_{j}Z_{lj}\right)}{X(Z + Z_{lk})}$$

$$i_{k} = \frac{XGv_{i}^{*} + XGK_{2}H\left(\frac{1}{N}\sum_{j=1}^{N}i_{j} - i_{k}\right) - Gv_{i}^{*} + \frac{1}{N}\sum_{j=1}^{N}i_{j}Z_{lj}}{X\left(Z + Z_{lk}\right)}$$
$$i_{k} = \frac{NXGv_{i}^{*} + XGK_{2}H\left(\sum_{\substack{j=1\\j\neq k}}^{N}i_{j} + i_{k}\left(1 - N\right)\right) - NGv_{i}^{*} + \sum_{\substack{j=1\\j\neq k}}^{N}i_{j}Z_{lj} + i_{k}Z_{lk}}{NX\left(Z + Z_{lk}\right)}$$

Appendix B: Equation Derivations for Chapter 4

$$i_{k} + XGHi_{k}(1-N) - i_{k}Z_{lk} = NXGv_{i}^{*} + XGH\sum_{\substack{j=1\\j\neq k}}^{N} i_{j} - NGv_{i}^{*} + \sum_{\substack{j=1\\j\neq k}}^{N} i_{j}Z_{lj}$$

$$i_{k} = \frac{N\left(1 + \frac{Z}{NZ_{L}}\right)Gv_{i}^{*} + \left(1 + \frac{Z}{NZ_{L}}\right)GK_{2}H\sum_{\substack{j=1\\j\neq k}}^{N}i_{j} - NGv_{i}^{*} + \sum_{\substack{j=1\\j\neq k}}^{N}i_{j}Z_{lj}}{1 + \left(1 + \frac{Z}{NZ_{L}}\right)GK_{2}H(1 - N) - Z_{lk}}$$
(B.16)

## **B.4** Voltage Stability

The stability of the output voltage only depends on the denominator of (B.13) in which the characteristic equation is given by

$$1 + \frac{Z}{NZ_L} = 0 \tag{B.17}$$

# **B.4.1** Root locus equation for $K_p$

Replacing Z in (B.17) with (B.5), the following equation can be obtained.

$$1 + \frac{L_{f}s^{3} + (2L_{f}w_{c} + R_{f})s^{2} + [L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c}]s + R_{f}(w_{c}^{2} + w_{o}^{2})}{NZ_{L}L_{f}C_{f}s^{4} + [NZ_{L}2w_{c}L_{f}C_{f} + NZ_{L}R_{f}C_{f} + NZ_{L}K_{1}K_{c}C_{f}]s^{3}} = 0$$

$$+ \begin{bmatrix} NZ_{L}L_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}R_{f}C_{f} \\ + NZ_{L} + NZ_{L}2w_{c}K_{1}K_{c}C_{f} + NZ_{L}K_{1}K_{p} \end{bmatrix}s^{2}$$

$$+ \begin{bmatrix} NZ_{L}R_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c} \\ + NZ_{L}(w_{c}^{2} + w_{o}^{2})K_{1}K_{c}C_{f} + NZ_{L}M_{1}(2K_{p}w_{c} + K_{Res}) \end{bmatrix}s$$

$$+ NZ_{L}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}K_{1}K_{p}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}K_{1}K_{Res}w_{c}$$
(B.18)

By factoring out  $K_P$ , the following is obtained

$$1 + \frac{L_{f}s^{3} + (2L_{f}w_{c} + R_{f})s^{2} + [L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c}]s + R_{f}(w_{c}^{2} + w_{o}^{2})}{K_{P}[NZ_{L}K_{1}s^{2} + NZ_{L}K_{1}2w_{c}s + NZ_{L}K_{1}(w_{c}^{2} + w_{o}^{2})] + NZ_{L}L_{f}C_{f}s^{4}} + [NZ_{L}2w_{c}L_{f}C_{f} + NZ_{L}R_{f}C_{f} + NZ_{L}K_{1}K_{c}C_{f}]s^{3} + [NZ_{L}L_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}R_{f}C_{f} + NZ_{L} + NZ_{L}2w_{c}K_{1}K_{c}C_{f}]s^{2} + [NZ_{L}R_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}} + [NZ_{L}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}} ]s + NZ_{L}(w_{c}^{2} + w_{o}^{2})K_{1}K_{c}C_{f} + NZ_{L}K_{1}K_{Res}}]s + NZ_{L}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}K_{1}K_{Res}}w_{c}$$
(B.19)

Equation (B.19) is then rearranged as follows to get the characteristic equations to find the root locus of  $K_P$ 

$$1 + \frac{A}{BK_{p} + C} = 0$$
$$BK_{p} + A + C = 0$$
$$\frac{A + C}{A + C} + \frac{BK_{p}}{A + C} = 0$$
$$1 + \frac{BK_{p}}{A + C} = 0$$

$$1 + \frac{K_{P} \Big[ NZ_{L}K_{1}s^{2} + NZ_{L}K_{1}2w_{c}s + NZ_{L}K_{1}(w_{c}^{2} + w_{o}^{2}) \Big]}{NZ_{L}L_{f}C_{f}s^{4} + \Big[ NZ_{L}2w_{c}L_{f}C_{f} + NZ_{L}R_{f}C_{f} + NZ_{L}K_{1}K_{c}C_{f} + L_{f} \Big]s^{3}} = 0$$

$$+ \begin{bmatrix} NZ_{L}L_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}R_{f}C_{f} + NZ_{L} \\ + NZ_{L}2w_{c}K_{1}K_{c}C_{f} + 2L_{f}w_{c} + R_{f} \end{bmatrix} s^{2}$$

$$+ \begin{bmatrix} NZ_{L}R_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c} + NZ_{L}(w_{c}^{2} + w_{o}^{2})K_{1}K_{c}C_{f} \\ + NZ_{L}K_{1}K_{Res} + L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c} \end{bmatrix} s$$

$$+ NZ_{L}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}K_{1}K_{Res}w_{c} + R_{f}(w_{c}^{2} + w_{o}^{2})$$

$$1 + \frac{K_{P} \left[ n_{kp2} s^{2} + n_{kp1} s + n_{kp0} \right]}{d_{kp4} s^{4} + d_{kp3} s^{3} + d_{kp2} s^{2} + d_{kp1} s + d_{kp0}} = 0$$
(B.20)

$$\begin{split} n_{kp2} &= NZ_L K_1 \; ; \; n_{kp1} = NZ_L K_1 2 w_c \; ; \; n_{kp0} = NZ_L K_1 (w_c^2 + w_o^2) \; ; \\ d_{kp4} &= NZ_L L_f C_f \; ; \; d_{kp3} = NZ_L \left( 2 w_c L_f C_f + R_f C_f + K_1 K_c C_f \right) + L_f \\ d_{kp2} &= NZ_L \left[ L_f C_f (w_c^2 + w_o^2) + 2 w_c R_f C_f + 2 w_c K_1 K_c C_f + 1 \right] + 2 L_f w_c + R_f \\ d_{kp1} &= NZ_L \left[ R_f C_f (w_c^2 + w_o^2) + 2 w_c + K_1 K_c C_f (w_c^2 + w_o^2) + K_1 K_{Res} \right] \\ &+ L_f (w_c^2 + w_o^2) + 2 R_f w_c \; ; \\ d_{kp0} &= NZ_L \left( w_c^2 + w_o^2 + K_1 K_{Res} w_c \right) + R_f (w_c^2 + w_o^2) \end{split}$$

# **B.4.2** Root locus equation for *K<sub>Res</sub>*

To investigate the stability of voltage regulation due to resonant gain of the voltage controller  $K_{Res}$ , equation (B.18) is rearranged by factoring out  $K_{Res}$  term.

$$1 + \frac{L_{f}s^{3} + (2L_{f}w_{c} + R_{f})s^{2} + [L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c}]s + R_{f}(w_{c}^{2} + w_{o}^{2})}{K_{\text{Res}}[NZ_{L}K_{1}s + NZ_{L}K_{1}w_{c}] + NZ_{L}L_{f}C_{f}s^{4}} = 0$$

$$+ [NZ_{L}2w_{c}L_{f}C_{f} + NZ_{L}R_{f}C_{f} + NZ_{L}K_{1}K_{c}C_{f}]s^{3}$$

$$+ [NZ_{L}L_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}R_{f}C_{f} + NZ_{L}]s^{2}$$

$$+ [NZ_{L}2w_{c}K_{1}K_{c}C_{f} + NZ_{L}K_{1}K_{p}]s^{2}$$

$$+ [NZ_{L}R_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}]s^{4}$$

$$+ [NZ_{L}(w_{c}^{2} + w_{o}^{2})K_{1}K_{c}C_{f} + NZ_{L}K_{1}2K_{p}w_{c}]s^{4}$$

$$+ NZ_{L}(w_{c}^{2} + w_{o}^{2})K_{1}K_{c}C_{f} + NZ_{L}K_{1}2K_{p}w_{c}]s^{4}$$

$$+ NZ_{L}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}K_{1}K_{p}(w_{c}^{2} + w_{o}^{2})$$

$$(B.21)$$

Equation (B.21) is then rearranged as follows to get the characteristic equations to find the root locus of  $K_{Res}$ 

$$1 + \frac{A}{BK_{\text{Res}} + C} = 0$$
$$BK_{\text{Res}} + A + C = 0$$
$$\frac{A + C}{A + C} + \frac{BK_{\text{Res}}}{A + C} = 0$$
$$1 + \frac{BK_{\text{Res}}}{A + C} = 0$$

$$1 + \frac{K_{\text{Res}} \left( NZ_{L}K_{1}s + NZ_{L}K_{1}w_{c} \right)}{NZ_{L}L_{f}C_{f}s^{4} + \left[ NZ_{L}2w_{c}L_{f}C_{f} + NZ_{L}R_{f}C_{f} + NZ_{L}K_{1}K_{c}C_{f} + L_{f} \right]s^{3}} \\ + \left[ \frac{NZ_{L}L_{f}C_{f} \left( w_{c}^{2} + w_{o}^{2} \right) + NZ_{L}2w_{c}R_{f}C_{f} + NZ_{L}}{+NZ_{L}2w_{c}K_{1}K_{c}C_{f} + NZ_{L}K_{1}K_{P} + 2L_{f}w_{c} + R_{f}} \right]s^{2}} \\ + \left[ \frac{NZ_{L}R_{f}C_{f} \left( w_{c}^{2} + w_{o}^{2} \right) + NZ_{L}2w_{c} + NZ_{L} \left( w_{c}^{2} + w_{o}^{2} \right) K_{1}K_{c}C_{f}}{+NZ_{L}K_{1}2K_{P}w_{c} + L_{f} \left( w_{c}^{2} + w_{o}^{2} \right) + 2R_{f}w_{c}} \right]s} \\ + R_{f} \left( w_{c}^{2} + w_{o}^{2} \right) + NZ_{L} \left( w_{c}^{2} + w_{o}^{2} \right) + NZ_{L}K_{1}K_{P} \left( w_{c}^{2} + w_{o}^{2} \right) \right)$$

$$1 + \frac{K_{\text{Res}}[n_{kr1}s + n_{kr0}]}{d_{kr4}s^4 + d_{kr3}s^3 + d_{kr2}s^2 + d_{kr1}s + d_{kr0}} = 0$$
(B.22)

$$\begin{split} n_{kr1} &= NZ_L K_1 \; ; \; n_{kr0} = NZ_L K_1 w_c \; ; d_{kr4} = NZ_L L_f C_f \\ d_{kr3} &= NZ_L \Big( 2w_c L_f C_f + R_f C_f + K_1 K_c C_f \Big) + L_f \\ d_{kr2} &= NZ_L \Big[ L_f C_f (w_c^2 + w_o^2) + 2w_c R_f C_f + 2w_c K_1 K_c C_f + K_1 K_P + 1 \Big] + 2L_f w_c + R_f \\ d_{kr1} &= NZ_L \Big[ R_f C_f (w_c^2 + w_o^2) + K_1 K_c C_f (w_c^2 + w_o^2) + 2K_1 K_P w_c + 2w_c \Big] \\ &+ L_f (w_c^2 + w_o^2) + 2R_f w_c \\ d_{kr0} &= NZ_L \Big[ \Big( w_c^2 + w_o^2 \Big) + K_1 K_P (w_c^2 + w_o^2) \Big] + R_f (w_c^2 + w_o^2) \Big] \end{split}$$

# **B.4.3** Root locus equation for $K_1$

To investigate the stability of voltage regulation due gain scheduler 1 gain,  $K_1$ , equation (B.18) is rearranged by factoring out  $K_1$  term.

$$1 + \frac{L_{f}s^{3} + (2L_{f}w_{c} + R_{f})s^{2} + [L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c}]s + R_{f}(w_{c}^{2} + w_{o}^{2})}{NZ_{L}K_{1}K_{c}C_{f}s^{3} + (NZ_{L}2w_{c}K_{c}C_{f} + NZ_{L}K_{p})s^{2}} = 0$$

$$K_{1} \begin{bmatrix} NZ_{L}(w_{c}^{2} + w_{o}^{2})K_{c}C_{f} + NZ_{L}(2K_{p}w_{c} + K_{Res})]s \\ + NZ_{L}K_{p}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}K_{Res}w_{c} \end{bmatrix}$$

$$+NZ_{L}L_{f}C_{f}s^{4} + [NZ_{L}2w_{c}L_{f}C_{f} + NZ_{L}R_{f}C_{f}]s^{3} + [NZ_{L}L_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}R_{f}C_{f} + NZ_{L}]s^{2} + [NZ_{L}R_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}]s \qquad (B.23)$$

$$+NZ_{L}(w_{c}^{2} + w_{o}^{2})$$

Equation (B.23) is then rearranged as follows to get the characteristic equations to find the root locus of  $K_1$ 

$$1 + \frac{A}{BK_1 + C} = 0$$
$$BK_1 + A + C = 0$$
$$\frac{A + C}{A + C} + \frac{BK_1}{A + C} = 0$$
$$1 + \frac{BK_1}{A + C} = 0$$

$$K_{1} \begin{bmatrix} NZ_{L}K_{1}K_{c}C_{f}s^{3} + (NZ_{L}2w_{c}K_{c}C_{f} + NZ_{L}K_{p})s^{2} \\ + [NZ_{L}(w_{c}^{2} + w_{o}^{2})K_{c}C_{f} + NZ_{L}(2K_{p}w_{c} + K_{Res})]s \\ + NZ_{L}K_{p}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}K_{Res}w_{c} \end{bmatrix} = 0$$

$$+ NZ_{L}L_{f}c_{f}s^{4} + [NZ_{L}2w_{c}L_{f}C_{f} + NZ_{L}R_{f}C_{f}]s^{3} \\ + [NZ_{L}L_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}R_{f}C_{f} + NZ_{L}]s^{2} \\ + [NZ_{L}R_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + NZ_{L}2w_{c}]s + NZ_{L}(w_{c}^{2} + w_{o}^{2})$$

$$K_{1} \begin{bmatrix} NZ_{L}K_{c}C_{f}s^{3} + NZ_{L}(2w_{c}K_{c}C_{f} + K_{p})s^{2} \\ + NZ_{L}[K_{c}C_{f}(w_{c}^{2} + w_{o}^{2}) + 2K_{p}w_{c} + K_{Res}]s \\ + NZ_{L}[K_{p}(w_{c}^{2} + w_{o}^{2}) + 2K_{Res}w_{c}] \end{bmatrix}$$

$$1 + \frac{NZ_{L}L_{f}C_{f}s^{4} + [NZ_{L}(2w_{c}L_{f}C_{f} + R_{f}C_{f}) + L_{f}]s^{3}}{NZ_{L}L_{f}C_{f}s^{4} + [NZ_{L}(2w_{c}L_{f}C_{f} + R_{f}C_{f}) + L_{f}]s^{3}} = 0$$

$$+ [NZ_{L}(L_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}R_{f}C_{f} + 1) + 2L_{f}w_{c} + R_{f}]s^{2}$$

$$+ [NZ_{L}(R_{f}C_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}) + L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c}]s$$

$$+ NZ_{L}(w_{c}^{2} + w_{o}^{2}) + R_{f}(w_{c}^{2} + w_{o}^{2})$$

$$1 + \frac{K_{1} \Big[ n_{k3} s^{3} + n_{k2} s^{2} + n_{k1} s + n_{k0} \Big]}{d_{k4} s^{4} + d_{k3} s^{3} + d_{k2} s^{2} + d_{k1} s + d_{k0}} = 0$$
(B.24)  

$$n_{k3} = NZ_{L} K_{c} C_{f} ; n_{k2} = NZ_{L} \Big( 2w_{c} K_{c} C_{f} + K_{P} \Big);$$

$$n_{k1} = NZ_{L} \Big[ K_{c} C_{f} (w_{c}^{2} + w_{o}^{2}) + 2K_{P} w_{c} + K_{Res} \Big];$$

$$n_{k0} = NZ_{L} \Big[ K_{P} (w_{c}^{2} + w_{o}^{2}) + K_{Res} w_{c} \Big]; d_{k4} = NZ_{L} L_{f} C_{f} ;$$

$$d_{k3} = NZ_{L} \Big( 2w_{c} L_{f} C_{f} + R_{f} C_{f} \Big) + L_{f} ;$$

$$d_{k2} = NZ_{L} \Big( L_{f} C_{f} (w_{c}^{2} + w_{o}^{2}) + 2w_{c} R_{f} C_{f} + 1 \Big) + 2L_{f} w_{c} + R_{f} ;$$

$$d_{k1} = NZ_{L} \Big( R_{f} C_{f} (w_{c}^{2} + w_{o}^{2}) + 2w_{c} \Big) + L_{f} (w_{c}^{2} + w_{o}^{2}) + 2R_{f} w_{c} ;$$

$$d_{k0} = NZ_{L} \Big( w_{c}^{2} + w_{o}^{2} \Big) + R_{f} (w_{c}^{2} + w_{o}^{2}) \Big)$$

## **B.5** Current Stability

The stability of the output current only depends on the denominator of (B.16) in which the characteristic equation is given by

$$1 + \left(1 + \frac{Z}{NZ_L}\right) GK_2 H (1 - N) - Z_{lk} = 0$$
 (B.25)

#### **B.5.1** Root locus equation for $K_{Ph}$ and $K_{ResH}$

*H* as mentioned is the outer current sharing loop controller. It utilizes a proportional resonance controller, given by

$$H = K_{PH} + \frac{K_{\text{ResH}}(s + w_c)}{s^2 + 2w_c s + w_c^2 + w_o^2}$$
(B.26)

where  $K_{PH}$  is the proportional gain and  $K_{ResH}$  is the resonant gain of the controller. The effects of these parameters value on the stability of the output current are investigated. Replacing *G*, *Z* and *H* in (B.25) with (B.3), (B.5) and (B.26) respectively and rearranging the equation to factor out  $K_{PH}$  and  $K_{ResH}$ , the characteristic equations to find the root locus for  $K_{PH}$  and  $K_{ResH}$  become (B.27) and (B.28). Detail equation components are given in (B.30), (B.31), (B.32) and (B.33)

$$1 + \frac{K_{PH} \begin{pmatrix} P_{n8}s^8 + P_{n7}s^7 + P_{n6}s^6 + P_{n5}s^5 \\ + P_{n4}s^4 + P_{n3}s^3 + P_{n2}s^2 + P_{n1}s + P_{n0} \end{pmatrix}}{P_{d10}s^{10} + P_{d9}s^9 + P_{d8}s^8 + P_{d7}s^7 + P_{d6}s^6} = 0$$
(B.27)  
$$+ P_{d5}s^5 + P_{d4}s^4 + P_{d3}s^3 + P_{d2}s^2 + P_{d1}s + P_{d0}$$

$$\begin{split} &P_{n8} = K_2 Y L_{n6} ; P_{n7} = K_2 Y \left( L_{n5} + 2L_{n6} w_c \right) ; P_{n6} = K_2 Y \left( L_{n4} + 2L_{n5} w_c + L_{n6} w_x \right) ; \\ &P_{n5} = K_2 Y \left( L_{n3} + 2L_{n4} w_c + L_{n5} w_x \right) ; P_{n4} = K_2 Y \left( L_{n2} + 2L_{n3} w_c + L_{n4} w_x \right) ; \\ &P_{n3} = K_2 Y \left( L_{n1} + 2L_{n2} w_c + L_{n3} w_x \right) ; P_{n2} = K_2 Y \left( L_{n0} + 2L_{n1} w_c + L_{n2} w_x \right) ; \\ &P_{n1} = K_2 Y \left( 2L_{n0} w_c + L_{n1} w_x \right) ; P_{n0} = K_2 Y L_{n0} w_x ; P_{d10} = X L_{d8} ; P_{d9} = X \left( L_{d7} + 2L_{d8} w_c \right) ; \\ &P_{d8} = X \left( L_{d6} + 2L_{d7} w_c + L_{d8} w_x \right) ; P_{d7} = X \left( L_{d5} + 2L_{d6} w_c + L_{d7} w_x \right) + K_2 K_{\text{ResH}} Y L_{n6} ; \\ &P_{d6} = X \left( L_{d4} + 2L_{d5} w_c + L_{d6} w_x \right) + K_2 K_{\text{ResH}} Y \left( L_{n5} + L_{n6} w_c \right) ; \\ &P_{d5} = X \left( L_{d3} + 2L_{d4} w_c + L_{d5} w_x \right) + K_2 K_{\text{ResH}} Y \left( L_{n3} + L_{n4} w_c \right) ; \\ &P_{d4} = X \left( L_{d2} + 2L_{d3} w_c + L_{d4} w_x \right) + K_2 K_{\text{ResH}} Y \left( L_{n2} + L_{n3} w_c \right) ; \\ &P_{d3} = X \left( L_{d1} + 2L_{d2} w_c + L_{d3} w_x \right) + K_2 K_{\text{ResH}} Y \left( L_{n1} + L_{n2} w_c \right) ; \\ &P_{d2} = X \left( L_{d0} + 2L_{d1} w_c + L_{d2} w_x \right) + K_2 K_{\text{ResH}} Y \left( L_{n1} + L_{n2} w_c \right) ; \\ &P_{d1} = X \left( 2L_{d0} w_c + L_{d1} w_x \right) + K_2 K_{\text{ResH}} Y \left( L_{n0} + L_{n1} w_c \right) ; P_{d0} = X L_{d0} w_x + K_2 K_{\text{ResH}} Y L_{n0} w_c \end{split}$$

$$\begin{aligned} 1+\frac{K_{ResH}\begin{pmatrix}R_{n7}s^{7}+R_{n6}s^{6}+R_{n5}s^{5}+R_{n4}s^{4}\\+R_{n3}s^{3}+R_{n2}s^{2}+R_{n1}s+R_{n0}\end{pmatrix}}{R_{d10}s^{10}+R_{d9}s^{9}+R_{d8}s^{8}+R_{d7}s^{7}+R_{d6}s^{6}}=0 \end{aligned} (B.28) \\ +R_{d5}s^{5}+R_{d4}s^{4}+R_{d3}s^{3}+R_{d2}s^{2}+R_{d1}s+R_{d0} \end{aligned}$$

$$\begin{aligned} R_{n7}=K_{2}YL_{n6}; R_{n6}=K_{2}Y\left(L_{n5}+L_{n6}w_{c}\right); R_{n5}=K_{2}Y\left(L_{n4}+L_{n5}w_{c}\right); \\ R_{n4}=K_{2}Y\left(L_{n3}+L_{n4}w_{c}\right); R_{n3}=K_{2}Y\left(L_{n2}+L_{n3}w_{c}\right); R_{n2}=K_{2}Y\left(L_{n1}+L_{n2}w_{c}\right); \\ R_{n1}=K_{2}Y\left(L_{n0}+L_{n1}w_{c}\right); R_{n0}=K_{2}YL_{n0}w_{c}; R_{d10}=XL_{d8}; R_{d9}=X\left(L_{d7}+2L_{d8}w_{c}\right); \\ R_{d8}=X\left(L_{d5}+2L_{d7}w_{c}+L_{d8}w_{x}\right)+K_{2}K_{PH}YL_{n6}; \\ R_{d7}=X\left(L_{d5}+2L_{d6}w_{c}+L_{d7}w_{x}\right)+K_{2}K_{PH}Y\left(L_{n5}+2L_{n6}w_{c}\right); \\ R_{d5}=X\left(L_{d3}+2L_{d4}w_{c}+L_{d5}w_{x}\right)+K_{2}K_{PH}Y\left(L_{n3}+2L_{n4}w_{c}+L_{n5}w_{x}\right); \\ R_{d5}=X\left(L_{d2}+2L_{d3}w_{c}+L_{d4}w_{x}\right)+K_{2}K_{PH}Y\left(L_{n1}+2L_{n2}w_{c}+L_{n4}w_{x}\right); \\ R_{d3}=X\left(L_{d1}+2L_{d2}w_{c}+L_{d3}w_{x}\right)+K_{2}K_{PH}Y\left(L_{n1}+2L_{n2}w_{c}+L_{n3}w_{x}\right); \\ R_{d2}=X\left(L_{d0}+2L_{d1}w_{c}+L_{d2}w_{x}\right)+K_{2}K_{PH}Y\left(L_{n0}+2L_{n1}w_{c}+L_{n2}w_{x}\right); \\ R_{d1}=X\left(2L_{d0}w_{c}+L_{d1}w_{x}\right)+K_{2}K_{PH}Y\left(2L_{n0}w_{c}+L_{n1}w_{x}\right); \\ R_{d0}=XL_{d0}w_{x}+K_{2}K_{PH}YL_{n0}w_{x} \end{aligned}$$

## **B.5.2** Root locus equation for *K*<sub>2</sub>

 $K_2$  is the gain of gain scheduler 2. The effect of this parameter value on the stability of the output current is investigated. Replacing *G*, *Z* and *H* in (B.25) with (B.3), (B.5) and (B.26) respectively and rearranging the equation to factor out  $K_2$ , the characteristic equations to find the root locus for  $K_2$  becomes (B.29). Detail equation components are given in (B.30), (B.31), (B.32) and (B.33)

$$1 + \frac{K_2 \begin{pmatrix} T_{n8}s^8 + T_{n7}s^7 + T_{n6}s^6 + T_{n5}s^5 \\ + T_{n4}s^4 + T_{n3}s^3 + T_{n2}s^2 + T_{n1}s + T_{n0} \end{pmatrix}}{T_{d10}s^{10} + T_{d9}s^9 + T_{d8}s^8 + T_{d7}s^7 + T_{d6}s^6} = 0$$
(B.29)  
$$+ T_{d5}s^5 + T_{d4}s^4 + T_{d3}s^3 + T_{d2}s^2 + T_{d1}s + T_{d0}$$

$$\begin{split} T_{n8} &= K_{PH} Y L_{n6}; \\ T_{n7} &= K_{PH} Y \left( L_{n5} + 2L_{n6} w_c \right) + K_{ResH} Y L_{n6}; \\ T_{n6} &= K_{PH} Y \left( L_{n4} + 2L_{n5} w_c + L_{n6} w_x \right) + K_{ResH} Y \left( L_{n5} + L_{n6} w_c \right); \\ T_{n5} &= K_{PH} Y \left( L_{n3} + 2L_{n4} w_c + L_{n5} w_x \right) + K_{ResH} Y \left( L_{n4} + L_{n5} w_c \right); \\ T_{n4} &= K_{PH} Y \left( L_{n2} + 2L_{n3} w_c + L_{n4} w_x \right) + K_{ResH} Y \left( L_{n3} + L_{n4} w_c \right); \\ T_{n3} &= K_{PH} Y \left( L_{n1} + 2L_{n2} w_c + L_{n3} w_x \right) + K_{ResH} Y \left( L_{n2} + L_{n3} w_c \right); \\ T_{n2} &= K_{PH} Y \left( L_{n0} + 2L_{n1} w_c + L_{n2} w_x \right) + K_{ResH} Y \left( L_{n1} + L_{n2} w_c \right); \\ T_{n1} &= K_{PH} Y \left( 2L_{n0} w_c + L_{n1} w_x \right) + K_{ResH} Y \left( L_{n0} + L_{n1} w_c \right); \\ T_{n0} &= K_{PH} Y L_{n0} w_x + K_{ResH} Y L_{n0} w_c; \\ T_{d10} &= X L_{d8}; \\ T_{d9} &= X \left( L_{d7} + 2L_{d8} w_c \right); \\ T_{d5} &= X \left( L_{d4} + 2L_{d5} w_c + L_{d6} w_x \right); \\ T_{d5} &= X \left( L_{d4} + 2L_{d5} w_c + L_{d6} w_x \right); \\ T_{d5} &= X \left( L_{d2} + 2L_{d3} w_c + L_{d5} w_x \right); \\ T_{d4} &= X \left( L_{d2} + 2L_{d3} w_c + L_{d3} w_x \right); \\ T_{d3} &= X \left( L_{d0} + 2L_{d1} w_c + L_{d2} w_x \right); \\ T_{d1} &= X \left( L_{d0} + 2L_{d1} w_c + L_{d2} w_x \right); \\ T_{d1} &= X \left( L_{d0} - 2L_{d1} w_c + L_{d2} w_x \right); \\ T_{d1} &= X \left( L_{d0} - 2L_{d1} w_c + L_{d2} w_x \right); \\ T_{d1} &= X \left( L_{d0} - 2L_{d1} w_c + L_{d2} w_x \right); \\ T_{d1} &= X \left( L_{d0} - 2L_{d1} w_c + L_{d2} w_x \right); \\ T_{d1} &= X \left( L_{d0} w_c + L_{d1} w_x \right); \\ T_{d1} &= X \left( 2L_{d0} w_c + L_{d1} w_x \right); \\ T_{d1} &= X \left( 2L_{d0} w_c + L_{d1} w_x \right); \\ T_{d0} &= XL_{d0} w_x; \end{split}$$

$$\begin{split} L_{n6} &= Vg_{n2}z_{d4}; L_{n5} = V\left(g_{n1}z_{d4} + g_{n2}z_{d3}\right) + g_{n2}z_{n3}; \\ L_{n4} &= V\left(g_{n0}z_{d4} + g_{n1}z_{d3} + g_{n2}z_{d2}\right) + g_{n1}z_{n3} + g_{n2}z_{n2}; \\ L_{n3} &= V\left(g_{n0}z_{d3} + g_{n1}z_{d2} + g_{n2}z_{d1}\right) + g_{n0}z_{n3} + g_{n1}z_{n2} + g_{n2}z_{n1}; \\ L_{n2} &= V\left(g_{n0}z_{d2} + g_{n1}z_{d1} + g_{n2}z_{d0}\right) + g_{n0}z_{n2} + g_{n1}z_{n1} + g_{n2}z_{n0}; \\ L_{n1} &= V\left(g_{n0}z_{d1} + g_{n1}z_{d0}\right) + g_{n0}z_{n1} + g_{n1}z_{n0}; \\ L_{n0} &= Vg_{n0}z_{d0} + g_{n0}z_{n0}; \\ L_{d5} &= V\left(g_{d3}z_{d4} + g_{d4}z_{d3}\right); \\ L_{d5} &= V\left(g_{d1}z_{d4} + g_{d2}z_{d3} + g_{d3}z_{d2} + g_{d4}z_{d1}\right); \\ L_{d4} &= V\left(g_{d0}z_{d4} + g_{d1}z_{d3} + g_{d2}z_{d2} + g_{d3}z_{d1} + g_{d4}z_{d0}\right); \\ L_{d3} &= V\left(g_{d0}z_{d3} + g_{d1}z_{d2} + g_{d2}z_{d1} + g_{d3}z_{d0}\right); \\ L_{d2} &= V\left(g_{d0}z_{d2} + g_{d1}z_{d1} + g_{d2}z_{d0}\right); \\ L_{d2} &= V\left(g_{d0}z_{d2} + g_{d1}z_{d1} + g_{d2}z_{d0}\right); \\ L_{d0} &= Vg_{d0}z_{d0}; \end{split}$$
(B.30)

$$X = 1 - Z_{lk} ; Y = N - 1 ; w_x = w_c^{2} + w_o^{2} ; V = NZ_L;$$
(B.31)

$$g_{n2} = K_{1}(K_{p} + K_{f})$$

$$g_{n1} = K_{1}(2K_{p}w_{c} + K_{Res} + 2K_{f}w_{c})$$

$$g_{n0} = K_{1}(K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{f}(w_{c}^{2} + w_{o}^{2}) + K_{Res}w_{c})$$

$$g_{d4} = C_{f}L_{f}$$

$$g_{d3} = 2w_{c}C_{f}L_{f} + C_{f}R_{f} + C_{f}K_{c}$$

$$g_{d2} = C_{f}L_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}(C_{f}R_{f} + C_{f}K_{c}) + K_{1}K_{p} + 1$$

$$g_{d1} = (C_{f}R_{f} + C_{f}K_{c})(w_{c}^{2} + w_{o}^{2}) + 2K_{1}K_{p}w_{c} + K_{1}K_{Res} + 2w_{c}$$

$$g_{d0} = K_{1}K_{p}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{Res}w_{c} + w_{c}^{2} + w_{o}^{2}$$
(B.32)

$$z_{n3} = L_{f} ; z_{n2} = 2L_{f}w_{c} + R_{f} ; z_{n1} = L_{f}(w_{c}^{2} + w_{o}^{2}) + 2R_{f}w_{c} ;$$

$$z_{n0} = R_{f}(w_{c}^{2} + w_{o}^{2}) ; z_{d4} = L_{f}C_{f}$$

$$z_{d3} = 2C_{f}L_{f}w_{c} + C_{f}R_{f} + K_{1}K_{c}C_{f}$$

$$z_{d2} = C_{f}L_{f}(w_{c}^{2} + w_{o}^{2}) + 2w_{c}(C_{f}R_{f} + K_{1}K_{c}C_{f}) + K_{1}K_{P} + 1$$

$$z_{d1} = (C_{f}R_{f} + K_{1}K_{c}C_{f})(w_{c}^{2} + w_{o}^{2}) + K_{1}(2K_{P}w_{c} + K_{Res}) + 2w_{c}$$

$$z_{d0} = K_{1}K_{P}(w_{c}^{2} + w_{o}^{2}) + K_{1}K_{Res}w_{c} + w_{c}^{2} + w_{o}^{2}$$
(B.33)

# Appendix C

# **Chapter 5 Stability Analysis**

## C.1 Parallel connected inverter system

An inverter model used in chapter 5 is shown in Figure C.1. This model has two inputs which are input voltage  $(v_i^*)$  and output current  $(i_o)$  and one output which is the output voltage of the inverter  $(v_o)$ . Detail parameters of each block are given below:

$$G_{1} = \frac{K_{p}s + K_{i}}{s}$$

$$G_{2} = \frac{1}{L_{f}s}$$

$$G_{3} = \frac{1}{C_{f}s}$$
(C.1)

 $K_p$  and  $K_i$  represent PI controller proportional and integral gain of voltage feedback loop,  $K_c$  is the gain for current loop and K is the modulation gain of the inverter.  $L_f$ and  $C_f$  represent the filter inductance and capacitance respectively.



Figure C.1 Inverter model

# C.1.1 Closed loop voltage gain (G)

The closed-loop voltage gain G can be derived from Figure C.1 by setting  $i_o$  to 0 and the model can be simplified to:

$$\frac{v_o}{v_i^*} = G = \frac{KG_1G_2G_3}{1 + G_2G_3 - KG_2G_3 + KG_2 + KG_1G_2G_3}$$
(C.2)

Substituting  $G_1$ ,  $G_2$ ,  $G_3$  and  $G_4$  in (C.2) with (C.1), G becomes (C.3).

$$G = \frac{K\left(\frac{K_{p}s + K_{i}}{s}\right)\frac{1}{L_{f}s}\frac{1}{C_{f}s}}{1 + \frac{1}{L_{f}s}\frac{1}{C_{f}s} - K\frac{1}{L_{f}s}\frac{1}{C_{f}s} + K\frac{1}{L_{f}s} + K\left(\frac{K_{p}s + K_{i}}{s}\right)\frac{1}{L_{f}s}\frac{1}{C_{f}s}}$$

$$G = \frac{\frac{K\left(K_{p}s + K_{i}\right)}{L_{f}C_{f}s^{3}}}{\frac{L_{f}C_{f}s^{3} + s - Ks + KC_{f}s^{2} + K\left(K_{p}s + K_{i}\right)}{L_{f}C_{f}s^{3}}}$$

$$G = \frac{K(K_{p}s + K_{i})}{L_{f}C_{f}s^{3} + s - Ks + KC_{f}s^{2} + K(K_{p}s + K_{i})}$$

$$G = \frac{KK_{p}s + KK_{i}}{L_{f}C_{f}s^{3} + KC_{f}s^{2} + (KK_{p} - K + 1)s + KK_{i}}$$
(C.3)

## C.1.2 Output Impedance (Z)

By setting  $v_i^*$  to 0, the model in Figure C.1 can be simplified, to find the output impedance of the inverter.

$$-\frac{v_o}{i_o} = Z = \frac{G_3 + KG_2G_3}{1 + KG_2 + KG_1G_2G_3 - KG_2G_3 + G_2G_3}$$
(C.4)

Substituting  $G_1$ ,  $G_2$ ,  $G_3$  and  $G_4$  in (C.2) with (C.1), Z becomes (C.5)

$$Z = \frac{\frac{1}{C_{f}s} + K\frac{1}{L_{f}s}\frac{1}{C_{f}s}}{1 + K\frac{1}{L_{f}s} + K\left(\frac{K_{p}s + K_{i}}{s}\right)\frac{1}{L_{f}s}\frac{1}{C_{f}s} - K\frac{1}{L_{f}s}\frac{1}{C_{f}s} + \frac{1}{L_{f}s}\frac{1}{C_{f}s}}{1 + \frac{1}{L_{f}s}\frac{1}{C_{f}s}}$$

$$Z = \frac{\frac{L_{f}s^{2} + Ks}{C_{f}L_{f}s^{3}}}{\frac{C_{f}L_{f}s^{3} + KC_{f}s^{2} + K(K_{p}s + K_{i}) - Ks + s}{C_{f}L_{f}s^{3}}}$$
$$Z = \frac{L_{f}s^{2} + Ks}{C_{f}L_{f}s^{3} + KC_{f}s^{2} + K(K_{p}s + K_{i}) - Ks + s}$$
$$Z = \frac{L_{f}s^{2} + Ks}{C_{f}L_{f}s^{3} + KC_{f}s^{2} + (KK_{p} - K + 1)s + KK_{i}}$$
(C.5)

## C.2 Parallel system output voltage

The model of a parallel multi inverter system is shown in Figure C.2. In this model, each inverter is treated as a voltage source connected in series with output impedance and line impedance. All parameter variations including the closed loop voltage gain  $(G_i)$ , output impedance of the inverter  $(Z_i)$ , and line impedance  $(Z_{li})$ , are taken into consideration.  $Z_L$  represents the load impedance and  $v_o$  is the output voltage.



Figure C.2 The model of the parallel multi inverter system

The parallel system can be described as:

$$\sum_{j=1}^{n} i_{j} = i_{1} + i_{2} + \ldots + i_{n} = \frac{v_{o}}{Z_{L}}$$
(C.6)

$$G_{1}v_{i1}^{*} - v_{o} = i_{1}(Z_{1} + Z_{l1})$$

$$G_{2}v_{i2}^{*} - v_{o} = i_{2}(Z_{2} + Z_{l2})$$

$$G_{N}v_{iN}^{*} - v_{o} = i_{N}(Z_{N} + Z_{lN})$$
(C.7)

In this model, all the parallel connected inverters are assumed to be the same, where

$$G_1 = G_2 = G_N = G$$
  
 $Z_1 = Z_2 = Z_N = Z$ 
(C.8)

By adding the equations in (C.7) and using the assumption in (C.8), the following is obtained

$$G\sum_{j=1}^{N} v_{ij}^{*} - Nv_{o} = Z\sum_{j=1}^{N} i_{j} + \sum_{j=1}^{N} i_{j}Z_{lj}$$
(C.9)

By substituting (C.6) into (C.9) and solving for  $V_o$ , a generalized output voltage equation for parallel inverter system (C.10) can be obtained

$$G\sum_{j=1}^{N} v_{ij}^{*} - Nv_{o} = Z \frac{v_{o}}{Z_{L}} + \sum_{j=1}^{N} i_{j} Z_{lj}$$

$$Z \frac{v_{o}}{Z_{L}} + Nv_{o} = G \sum_{j=1}^{N} v_{ij}^{*} - \sum_{j=1}^{N} i_{j} Z_{lj}$$

$$v_{o} \left(\frac{Z}{Z_{L}} + N\right) = G \sum_{j=1}^{N} v_{ij}^{*} - \sum_{j=1}^{N} i_{j} Z_{lj}$$

$$v_{o} = \frac{\frac{1}{N} G \sum_{j=1}^{N} v_{ij}^{*} - \frac{1}{N} \sum_{j=1}^{N} i_{j} Z_{lj}}{1 + \frac{Z}{NZ_{L}}}$$
(C.10)

# C.3 Voltage Stability

The stability of the output voltage only depends on the denominator of (C.10) in which the characteristic equation is

$$1 + \frac{Z}{NZ_L} = 0 \tag{C.11}$$

# C.3.1 Root locus equation for $K_p$

Replacing Z in (C.11) with (C.5), the following equation is obtained.

$$1 + \frac{L_f s^2 + Ks}{NZ_L \left[ C_f L_f s^3 + KC_f s^2 + \left( KK_p - K + 1 \right) s + KK_i \right]} = 0 \qquad (C.12)$$

Equation (C.12) is then rearranged as (C.13) to get the characteristic equations to find the root locus of  $K_P$ 

$$1 + \frac{L_f s^2 + Ks}{K_p (NZ_L Ks) + NZ_L C_f L_f s^3 + NZ_L KC_f s^2 + (NZ_L - NZ_L K)s + NZ_L KK_i} = 0$$

$$A = L_f s^2 + Ks$$

$$B = NZ_L Ks$$

$$C = NZ_L C_f L_f s^3 + NZ_L KC_f s^2 + (NZ_L - NZ_L K)s + NZ_L KK_i$$

$$1 + \frac{A}{K_p(B) + C} = 0$$
$$K_p(B) + A + C = 0$$
$$\frac{K_p(B)}{A + C} + \frac{A + C}{A + C} = 0$$
$$1 + K_p \frac{B}{A + C} = 0$$

$$1 + K_{p} \frac{NZ_{L}Ks}{NZ_{L}C_{f}L_{f}s^{3} + (NZ_{L}KC_{f} + L_{f})s^{2}} = 0$$
(C.13)  
+  $(K + NZ_{L} - NZ_{L}K)s + NZ_{L}KK_{i}$ 

# C.3.2 Root locus equation for $K_i$

To investigate the stability of the voltage regulation due to the integral gain of the voltage controller  $K_i$ , equation (C.12) is rearranged by factoring out the  $K_i$  term to get (C.14).

$$1 + \frac{L_{f}s^{2} + Ks}{K_{i}(NZ_{L}K) + NZ_{L}C_{f}L_{f}s^{3} + NZ_{L}KC_{f}s^{2} + (NZ_{L}KK_{p} + NZ_{L} - NZ_{L}K)s} = 0$$

$$A = L_f s^2 + Ks$$
  

$$B = NZ_L K$$
  

$$C = NZ_L C_f L_f s^3 + NZ_L K C_f s^2 + (NZ_L K K_p + NZ_L - NZ_L K)s$$

$$1 + \frac{A}{K_i(B) + C} = 0$$
$$K_i(B) + A + C = 0$$
$$\frac{K_i(B)}{A + C} + \frac{A + C}{A + C} = 0$$
$$1 + K_i \frac{B}{A + C} = 0$$

$$1 + K_{i} \frac{NZ_{L}K}{NZ_{L}C_{f}L_{f}s^{3} + (NZ_{L}KC_{f} + L_{f})s^{2}} = 0$$
(C.14)  
+  $(NZ_{L}KK_{p} + K + NZ_{L} - NZ_{L}K)s$ 

# C.4 Stability analysis of the voltage control loop

In this section, voltage control loop stability is investigated for different values of  $K_p$  and  $K_i$  by plotting the root locus of these parameters.

# C.4.1 Voltage control loop stability due to $K_p$

Using equations (C.13) and the system values in Table C.1, the root locus of  $K_p$  at difference  $K_i$  values are plotted in Figure C.3. From the plot, in general when  $K_p$  is increased, the system becomes more stable but as the gain gets higher, the system becomes more oscillatory. For  $K_i$  values of 100, 200, 400, 800 and 1400,  $K_p$  should be more than 0.043, 0.113, 0.256, 0.538 and 0.966 respectively for the system to be stable.

| Description                               | Value |  |
|-------------------------------------------|-------|--|
| Filter Inductance $(L_f)$                 | 2 mH  |  |
| Filter Capacitance ( $C_f$ )              | 30 µF |  |
| Modulation Gain ( <i>K</i> )              | 1     |  |
| Number of Parallel Connected Inverter (N) | 3     |  |
| Load Impedance $(Z_L)$                    | 12 Ω  |  |

Table C.1 Parameter list



Figure C.3 Root locus of  $K_p$  at difference  $K_i$  values

#### C.4.2 Voltage control loop stability due to *K<sub>i</sub>*

To investigate the stability of the voltage control loop due to  $K_i$ , equation (C.14) and the system values in Table C.1 are used to plot the root locus of  $K_i$  at different  $K_p$ values. The root locus plot is shown in Figure C.4. The system becomes less stable as  $K_i$  increases. For  $K_p$  values of 0.1, 0.2, 0.5, 1, 2 and 4,  $K_i$  should not exceed 182, 326, 754, 1470, 2890 and 5760 respectively for the system to remain stable.



Figure C.4 Root locus of  $K_i$  at difference  $K_p$  values

#### C.4.3 Frequency response

In this section, frequency response of closed loop voltage gain (*G*), and harmonic impedance are investigated. Figure C.5 shows the system frequency response at difference values of  $K_p$  when  $K_i$  is 800. From the plot, all  $K_p$  values produce unity gain with no phase deviation for frequencies less than 150 Hz. Higher  $K_p$  values results in higher controller bandwidth.

Figure C.6 shows the Bode plots for the system output impedance at different  $K_i$  values when  $K_P$  is 2. From the plot, a larger  $K_i$  gives lower overall harmonic impedance and the peak response occurs at a higher frequency. The proposed power sharing scheme is derived based on an inductive output impedance, so from the plot a  $K_i$  value of 800 makes the output impedance inductive for a wider frequency range.



Figure C.6 Bode plot of Z at different  $K_i$  values

# C.4.4 $K_p$ and $K_i$ selection

 $K_p$  and  $K_i$  are selected based on the previous root locus and Bode plots to ensure a stable system and at the same time give low overall harmonic impedance. A  $K_i$  value of 800 produces inductive output impedance and lower harmonic impedance so it is the preferred choice for  $K_i$ . From Figure C.3, for a  $K_i$  of 800,  $K_p$  should be more than 0.538 for the system to become stable. A higher  $K_p$  results in higher bandwidth but makes the system oscillatory. So there is a trade-off between the two factors. A value of 2 is finally selected for  $K_p$  as it gives reasonable bandwidth (1.4 kHz) with modest system oscillation.

## C.5 Stability analysis for max power adjustment time $(T_r)$

 $T_r$  is the maximum time needed to change the inverter output power from an initial operating condition to the desired new operating point in the proposed power sharing scheme. From equations (5.20) and (5.25), the adjustment angle and amplitude depend on this parameter value. To investigate the effect of this parameter value on the stability of the system, load step simulations for different  $T_r$  values are conducted using the simulation setup from Chapter 5. Initially, inverters 1, 2 and 3 are connected to the microgrid without supplying any load. At time t=0.8s, Loads 3 and 4 are connected to the microgrid. Figure C.7 shows the simulation results for different  $T_r$  values. For a small  $T_r$  value, the adjustment angle and amplitude become large thus resulting in significant adjustment in active and reactive powers and vice versa. For  $T_r = 0.1$ s, the load step makes the system unstable as shown in Figure C.7 (a). This is because, due to large adjustment to the power angle and amplitude, the active and reactive power differences ( $P_{\Delta j}$  and  $Q_{\Delta j}$ ) cannot settle between  $\pm P_{cj}$  and  $\pm Q_{ci}$  respectively (refer to Figure 5.6). Figure C.7 (b) shows that the system becomes less unstable when  $T_r$  is increased to 0.2s. Figure C.7 parts (c), (d) and (e) show that the system is generally stable but has an under-damped response for reactive power. When  $T_r = 0.6$ s, the active and reactive powers produce critically-damped responses as shown in Figure C.7 (f). As the  $T_r$  value increases, the system start to produce an over-damped responses for active and reactive powers as shown in Figure C.7 parts (g) and (h). From these observations, 0.6s is selected for  $T_r$ .





Figure C.7 Load step simulation results for different value of  $T_r$ : (a)  $T_r = 0.1$ s, (b)  $T_r = 0.2$ s, (c)  $T_r = 0.3$ s, (d)  $T_r = 0.4$ s, (e)  $T_r = 0.5$ s, (f)  $T_r = 0.6$ s, (g)  $T_r = 0.8$ s and (h)  $T_r = 1$ s

# **Appendix D**

# **Sample DSP Codes for Experimental Implementation**

C code for selected control algorithms proposed in this thesis are presented here; namely, DSP main program (variables definition), ADC conversion, digital filter, reference voltage generation, central controller(P Ref Calculation), power sharing, voltage controller, current sharing and SPWM. For the sake of simplicity and clarity of code presented, introductory portions of the code with DSP register configurations are omitted. Only variable declarations and the control algorithm code implemented are included here.

## D.1 DSP Main Program – Variables definition

| <pre>#include "MAIN.h" #include "stdio.h" #include "math.h"</pre>                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| //Constant<br>float pi=22.0/7.0;int Zcheck=84;                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                      |
| //System Initialization<br>float $Tz=2381$ ;<br>float $Half_Tz=1190$ ;<br>float VDC=150.0;<br>float freq=50.0;<br>float delay=7;<br>float delay=7;<br>float timer1=30;<br>float ff=0.0002381136216;<br>float fff=0.0000001;<br>float Imax=20.0;<br>float MAG=60.0;<br>float freq2;<br>float Xalfa=0;<br>float dm=0.0001; | <pre>//switching period multiplier //Half of the switching period //DC Voltage (Volts) //frequency of the system //delay to slowly increase the amplitude of //time to close contactor //initial timing to adjust the frequency //compensation to adjust ff //Maximum output current value //46.0 is max for 100VDC //frequency after droop //droop coefficient</pre>            | Vref                                                                                                 |
| <pre>//Special Operation int contactor_only=0;</pre>                                                                                                                                                                                                                                                                     | //if 0> normal operation if 1> contactor                                                                                                                                                                                                                                                                                                                                         | or only operation                                                                                    |
| <pre>//Normal Operation int bypass_ph_reset=0; int bypass_freq_sync=1; int bypass_v_check=1; //Modulation Type</pre>                                                                                                                                                                                                     | //initial phase resetif 0>dont bypass if 1<br>//freq sync if 0>dont bypass if 1> bypa<br>//voltage noise checkif 0>dont bypass if                                                                                                                                                                                                                                                | > bypass<br>ass<br>1> bypass                                                                         |
| <pre>int modulation=1;<br/>//Controller Setting<br/>int loops=0;<br/>int ctrl_frame=0;<br/>int CTRL=0;//(abc only)<br/>int c_outer_loops=0;<br/>int Virtual_Impedance=0;<br/>int fdroop=0;<br/>int V_measure=0;<br/>int AMP=0;</pre>                                                                                     | <pre>//if 0&gt;Spave Vector PWM //if 0&gt;open loop if 1&gt; closed le //if 0&gt;dq frame if 1&gt; abc fram //if 0&gt; old controller if 1&gt; new contro //if 0&gt; without outer current loop if 1&gt; //if 0&gt; without virtual impedance if 1&gt; //if 0&gt; without frequency droop //if 0&gt; L2L measurement if 1&gt; //if 0&gt; Amp slowly increase (black start)</pre> | if 1> Sinusoidal PWM<br>pop<br>ller<br>with<br>with<br>if 1> with<br>phase measurement<br>if 1> ramp |
| int P_Sharing=1;                                                                                                                                                                                                                                                                                                         | //if 0> Power sharing OFF if 1> Powe                                                                                                                                                                                                                                                                                                                                             | er sharing ON                                                                                        |

| float Gain_P=1;      | //Proportional gain                          |
|----------------------|----------------------------------------------|
| float Gain_I2=150.0; | //Integral gain                              |
| float Gain_I;        |                                              |
| float KI=1.0;        | //Current loop gain                          |
| float KC=3.0;        | //Capacitor Current loop gain                |
| float KM=1.0;        | //modulation gain 0.9455                     |
| float KV=2.0;        | //Voltage drop due to virtual impedance gain |
|                      |                                              |

| Unsigned int a1=0,B1=0,c1=0,d1=0,e1=0,F1=0,G1=0,H1=0,I1=0;           |                                 |  |  |  |  |
|----------------------------------------------------------------------|---------------------------------|--|--|--|--|
| unsigned int J1=0,K1=0,L1=0,P1=0,P2=0,Q1=0,Q2=0,R1=0,R2=0,S1=0,S2=0; |                                 |  |  |  |  |
| //Digital Filter Parameter///////////////////////////////////        |                                 |  |  |  |  |
| float B,A,Vgo=0,Vgmo=0,Igo=0,Igmo=0;                                 |                                 |  |  |  |  |
| float P1fm=0,P1fo=0,P1fmo=0,Q1fm=0,Q1fo=0,Q1fmo=0;                   | //LPF level 1 - For Pout        |  |  |  |  |
| float P2fm=0,P2fo=0,P2fmo=0,Q2fm=0,Q2fo=0,Q2fmo=0;                   | //LPF level 2 - For Pout        |  |  |  |  |
| float P3fm=0,P3fo=0,P3fmo=0,Q3fm=0,Q3fo=0,Q3fmo=0;                   | //LPF level 3 - For Pout        |  |  |  |  |
| float PX1fm=0,PX1fo=0,PX1fmo=0;                                      | //LPF level 1 - For Pinv 2      |  |  |  |  |
| float PX2fm=0,PX2fo=0,PX2fmo=0;                                      | //LPF 1 - For Pinv 3            |  |  |  |  |
| float Pld1_1fm=0,Pld1_1fo=0,Pld1_1fmo=0;                             | //LPF 1 - For Load1 Power       |  |  |  |  |
| float Pld1_2fm=0,Pld1_2fo=0,Pld1_2fmo=0;                             | //LPF 2 - For Load1 Power       |  |  |  |  |
| float Pld1_3fm=0,Pld1_3fo=0,Pld1_3fmo=0;                             | //LPF 3 - For Load1 Power       |  |  |  |  |
| float Pld2_1fm=0,Pld2_1fo=0,Pld2_1fmo=0;                             | //LPF 1 - For Load2 Power       |  |  |  |  |
| float Pld2_2fm=0,Pld2_2fo=0,Pld2_2fmo=0;                             | //LPF 2 - For Load2 Power       |  |  |  |  |
| float Pld2_3fm=0,Pld2_3fo=0,Pld2_3fmo=0;                             | //LPF 3 - For Load2 Power       |  |  |  |  |
| float Pld3_1fm=0,Pld3_1fo=0,Pld3_1fmo=0;                             | //LPF level 1 - For Load3 Power |  |  |  |  |
| float Pld3_2fm=0,Pld3_2fo=0,Pld3_2fmo=0;                             | //LPF level 2 - For Load3 Power |  |  |  |  |
| float Pld3_3fm=0,Pld3_3fo=0,Pld3_3fmo=0;                             | //LPF level 3 - For Load3 Power |  |  |  |  |

int Ch4\_res,Ch5\_res,Ch6\_res,Ch7\_res,Ch8\_res,Ch9\_res,Ch10\_res; //Channel Resolution int Ch11\_res,Ch12\_res,Ch13\_res,Ch14\_res,Ch15\_res; //Channel Resolution int k=0; unsigned intGPint\_A;

//System Variables

| float V_Out_ab1[5],V_Out_bc1[5],V_Out_c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ca1[5],V_Out_ab,V_Out_bc,V_Out_     | ca;//Vout       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------|
| float V_Out_ab_filtered, V_Out_bc_filtered,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V_Out_ca_filtered;                  | //Vout Filtered |
| float I_Out_a1[5],I_Out_b1[5],I_Out_a,I_O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ut_b,I_Out_c;                       | //Iout          |
| float I_Out_a_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered,I_Out_b_filtered, | ut_c_filtered;                      | //Iout Filtered |
| float I_C_a1[5],I_C_b1[5],I_C_a,I_C_b,I_C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2_c;                                | //Ic            |
| float I_L_a1[5],I_L_b1[5],I_L_a,I_L_b,I_L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _c;                                 | //IL            |
| float I_Other_a1[5],I_Other_b1[5],I_Other_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | a,I_Other_b,I_Other_c ;             | //Iother        |
| float V_Out_a,V_Out_b,V_Out_c,V_Out_a_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _Unfiltered;                        | //Vout (phase)  |
| float sysmode=0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                     | //System Mode   |
| float angle;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | //Angle of output voltage for D-Q T | ransformation   |
| float angle2;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | //Angle of output current for D-Q T | ransformation   |
| float V_Out_alpha,V_Out_beta;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | //Output voltage alpha beta (D-Q Tr | ransformation)  |
| float I_Out_alpha,I_Out_beta;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | //Output current alpha beta (D-Q Tr | ansformation)   |
| float V_Out_mag1,V_Out_mag;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | //Output voltage magnitude          |                 |
| float I_Out_mag1,I_Out_mag;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | //Output current magnitude          |                 |
| float P_Average,Q_Average;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | //Average Active and Reactive Pow   | ver             |
| float Vdiff;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | //V_Out_a-V_Ref_a;                  |                 |
| float VGdiff;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | //V_Out_a-V_Out_a_Unfiltered;       |                 |
| float alfa=0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | //Reference Voltage phase angle     |                 |
| float add;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | //Increment in alfa                 |                 |
| floatV_Ref_a,V_Ref_b,V_Ref_c;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | //Reference Voltage                 |                 |
| float V_Ref_mag,V_Ref_mag2=0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | //Gain of Reference Voltage         |                 |
| float Mod_a,Mod_b,Mod_c,Mod_d,Mod_q;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | //Modulating Signal                 |                 |
| float V_Ref_d,V_Ref_q,V_Ref_0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | //D-Q variable of Reference Voltag  | e               |

#### Appendix D: Sample DSP Codes for Experimental Implementation

float V\_Out\_d,V\_Out\_q,V\_Out\_0; float I\_Out\_d,I\_Out\_q,I\_Out\_0; float I\_C\_d,I\_C\_q,I\_C\_0; float I\_L\_d,I\_L\_q,I\_L\_0; int Inverter\_Status=0; //D-Q variable of Output Voltage //D-Q variable of Output Current //D-Q variable of Capacitor Current //D-Q variable of Inductor Current //If 1 inverter is ready (max peak)

float M\_V\_Out\_ab[500], M\_V\_Out\_bc[500], M\_V\_Out\_ca[500]; float M\_V\_Out\_a[500], M\_V\_Out\_b[500], M\_V\_Out\_c[500]; float M\_I\_Out\_a[500], M\_I\_Out\_b[500], M\_I\_Out\_c[500]; float M\_I\_C\_a[500], M\_I\_C\_b[500], M\_I\_C\_c[500]; float M\_Mod\_a[500], M\_Mod\_b[500], M\_Mod\_c[500]; float M\_1[500], M\_2[500], M\_3[500], M\_4[500], M\_5[500], M\_6[500], M\_7[500], M\_8[500], M\_9[500];

//Communication Variables
float Pmod1=0,Pmod2=0;float comm1=0,comm2=0;
//Input Variables
int Xpin; //Check whether contactor 2 is opened or closed

//Power Sharing Variables for all inverters
float chk\_p1=30.0,chk\_p2=20.0,chk\_p3=10.0;
float adj1=0.1,adj2=0.01,adj3=0.001,adj4=0;
float PRef,Pdiff,P\_limit=-800.0, alfa\_change=0;
int CHK,Central\_stat;

//Band for power adjustment(for 125 - 150 V DC) //Adjustment value to alfa (for 125 - 150 V DC)

//Power Sharing Variables for inverter 1 only
float P\_Inv1,P\_Inv2,P\_Inv3,P\_SUM;
float Inv1\_stat=0,Inv2\_stat=0,Inv3\_stat=0;
float Ratio=0,Ratio\_Inv1=1,Ratio\_Inv2=1,Ratio\_Inv3=1;
float PRef1,PRef2,PRef3;
float G\_Inv2\_Ld[3],G\_Inv3\_Ld[3];
float P\_Ld[3],D\_ratio2[3],D\_ratio3[3],Ld\_rat[3];
float PLD1,PLD2,PLD3,Ploss;
//Loop integer
int m=0,n1=1199,n2=0,n3=0,n4=0,j1=0,j2=0,j3=0,j4=0,count=0,count1=0,onn=0;

## **D.2** ADC conversion

k=0;

while(k<5) {ADC0\_vStartSingleAutoscan(); GPint\_A=0; Ch4\_res=(ADC0\_CHSTAT4) & 0x00000fff;Ch5\_res=(ADC0\_CHSTAT5) & 0x00000fff; Ch6\_res=(ADC0\_CHSTAT6) & 0x00000fff;Ch7\_res=(ADC0\_CHSTAT7) & 0x00000fff; Ch8\_res=(ADC0\_CHSTAT8) & 0x00000fff;Ch9\_res=(ADC0\_CHSTAT9) & 0x00000fff; Ch10\_res=(ADC0\_CHSTAT10) & 0x00000fff;Ch11\_res=(ADC0\_CHSTAT11) & 0x00000fff; Ch12\_res=(ADC0\_CHSTAT12) & 0x00000fff;Ch13\_res=(ADC0\_CHSTAT13) & 0x00000fff; Ch14\_res=(ADC0\_CHSTAT14) & 0x00000fff;Ch15\_res=(ADC0\_CHSTAT15) & 0x00000fff;

//output line to line voltage

V\_Out\_ab1[k]=(Ch12\_res\*3.0/4095.0-1.2766678)\*375.4285714285714; V\_Out\_bc1[k]=(Ch13\_res\*3.0/4095.0-1.28767)\*373.2954545454545;

//Inductor current

I\_L\_a1[k]=-(Ch5\_res\*3.0/4095.0-1.225)\*9.72972972972972973; I\_L\_b1[k]=-(Ch6\_res\*3.0/4095.0-1.3485)\*9.473684210526316;

//Output current

I\_Out\_a1[k]=-(Ch8\_res\*3.0/4095.0-1.473)\*8.726114649681529; I\_Out\_b1[k]=-(Ch9\_res\*3.0/4095.0-1.373)\*8.823529411764706;

//Active Power from other inverter

 $I_Other_a1[k] = (Ch14\_res*3.0/4095.0-0.4778)*2144.54214025305;$  $I_Other_b1[k] = (Ch11\_res*3.0/4095.0-0.5255)*1942.50194250194;$ k++;

//Find average value

 $V_{0ut\_ab=}(V_{0ut\_ab1[0]+V_{0ut\_ab1[1]+V_{0ut\_ab1[2]+V_{0ut\_ab1[3]+V_{0ut\_ab1[4]})/5.0; } \\ V_{0ut\_bc=}(V_{0ut\_bc1[0]+V_{0ut\_bc1[1]+V_{0ut\_bc1[2]+V_{0ut\_bc1[3]+V_{0ut\_bc1[4]})/5.0; } \\ I_{C\_a=}(I_{C\_a1[0]+I_{C\_a1[1]+I_{C\_a1[2]+I_{C\_a1[3]+I_{C\_a1[4]})/5.0; } \\ I_{0ut\_a=}(I_{0ut\_a1[0]+I_{0ut\_a1[1]+I_{0ut\_a1[2]+I_{0ut\_a1[3]+I_{0ut\_a1[4]})/5.0; } \\ I_{0ut\_a=}(I_{0ut\_b1[0]+I_{0ut\_b1[1]+I_{0ut\_b1[2]+I_{0ut\_b1[3]+I_{0ut\_a1[4]})/5.0; } \\ I_{0ut\_b=}(I_{0tt\_a1[0]+I_{0tt\_a1[1]+I_{0tt\_a1[2]+I_{0tt\_a1[2]+I_{0tt\_a1[3]+I_{0tt\_a1[4]})/5.0; } \\ I_{0tt\_a=}(I_{0tt\_a1[0]+I_{0tt\_a1[1]+I_{0tt\_a1[2]+I_{0tt\_a1[2]+I_{0tt\_a1[3]+I_{0tt\_a1[4]})/5.0; } \\ I_{0tt\_a=}(I_{0tt\_b1[0]+I_{0tt\_a1[1]+I_{0tt\_a1[2]+I_{0tt\_a1[2]+I_{0tt\_a1[3]+I_{0tt\_a1[4]})/5.0; } \\ I_{0tt\_a=}(I_{1\_a1[0]+I_{0tt\_a1[1]+I_{0tt\_a1[3]+I_{0tt\_a1[4]})/5.0; } \\ I_{0tt\_a=}(I_{a1[0]+I_{a1[1]+I_{a1[2]+I_{a1[3]+I_{a1[4]})/5.0; } \\ I_{a=}(I_{a1[0]+I_{a1[1]+I_{a1[2]+I_{a1[3]+I_{a1[4]})/5.0; } \\ I_{a=}(I_{a1[0]+I_{a1[1]+I_{a1[2]+I_{a1[2]+I_{a1[4]})/5.0; } \\ I_{a=}(I_{a1[0]+I_{a1[1]+I_{a1[2]+I_{a1[2]+I_{a1[4]})/5.0; } \\ I_{a=}(I_{a1[0]+I_{a1[1]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[4]})/5.0; } \\ I_{a=}(I_{a1[0]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I_{a1[2]+I$ 

//phase C equations

V\_Out\_ca=-V\_Out\_ab-V\_Out\_bc;I\_Out\_c=-I\_Out\_a-I\_Out\_b;I\_L\_c=-I\_L\_a-I\_L\_b; I\_C\_a=I\_L\_a-I\_Out\_a;I\_C\_b=I\_L\_b-I\_Out\_b;I\_C\_c=I\_L\_c-I\_Out\_c;

#### **D.3** Digital filter

V\_Out\_alpha=(0.33333333)\*(2\*V\_Out\_ab-V\_Out\_bc-V\_Out\_ca); V\_Out\_beta=(0.57735026918)\*(V\_Out\_bc-V\_Out\_ca); I\_Out\_alpha=(0.33333333)\*(2\*I\_Out\_a-I\_Out\_b-I\_Out\_c); I\_Out\_beta=(0.57735026918)\*(I\_Out\_b-I\_Out\_c);

V\_Out\_mag1=sqrt(V\_Out\_alpha\*V\_Out\_alpha+V\_Out\_beta\*V\_Out\_beta); angle=atan2(V\_Out\_beta,V\_Out\_alpha); I\_Out\_mag1=sqrt(I\_Out\_alpha\*I\_Out\_alpha+I\_Out\_beta\*I\_Out\_beta); angle2=atan2(I\_Out\_beta,I\_Out\_alpha);

```
B=exp(-ff*2.0*pi*15.0);
A=1.0-B;
```

V\_Out\_mag=+B\*Vgo+A\*Vgmo; Vgo=V\_Out\_mag; Vgmo=V\_Out\_mag1; I\_Out\_mag=+B\*Igo+A\*Igmo; Igo=I\_Out\_mag; Igmo=I\_Out\_mag1;

#### **D.4** Reference voltage generation

```
if (n1 = 1199)
{ //Loop-001-S
P3_OUT_P4=0;P3_OUT_P6=1;
if (n3<1000)
{ //Loop-002-S Detecting the voltage at point of common coupling (PCC)
Vagreal=V Out ab filtered;
if (maxx[n4]<Vagreal){maxx[n4]=Vagreal;}
else\{maxx[n4]=maxx[n4];\}
n3++;} //Loop-002-E
else{Vagreal=0;n3=0;n4++;}
if (n4==10)
\{\max = (\max [0] + \max [1] + \max [2] + \max [3] + \max [4] + \max [5] + \max [6] + \max [7] + \max [8] + \max [6] + \max [7] + \max [8] + \max [6] + \max [6] + \max [7] + \max [8] + \max [6] + \max [6] + \max [8] 
+maxx[9])/10.0;
n1++;
if (maxy>20){sysmode=1;}
else{sysmode=0;}
if (sysmode==0)
{n1=1202;}
}//Loop-001-E
else if (n1 = 1200)
                                                                                               //phase reset
{P3_OUT_P4=0;P3_OUT_P6=1;
if (bypass_ph_reset==1)
\{n1++;\}
j2++;
//Zero Crossing detection
log0=V_Out_a_Unfiltered;
if (bypass_v_check==1)
{j2=Zcheck;j4=1;}
if (log0>0 && log0<0.1 && log1<0 && j2>=(Zcheck-5) && j2<=(Zcheck+5))
 {
j4++;
if (j4==2)
{alfa=Xalfa-add;check=check+1;n1++;log1=0;log0=0;j1=j2;}
 }
if (log0>0 && log0<0.1 && log1<0)
{ j1=j2;j2=0;}
log1=log0;
 }
```

//frequency synchronization else if (n1 = 1201){ //Loop-006-S P3\_OUT\_P4=0; P3 OUT P6=1; if (bypass\_freq\_sync==1) {n1++;} //Zero Crossing detection count1++;log0=V\_Out\_a\_Unfiltered; if (log0>=0 && log0<0.3 && log1<0) {if (count==500) count=0; Vdiff=V\_Out\_a\_Unfiltered-V\_Ref\_a; M\_3[count]=Vdiff; log1=0;log0=0;alfa=0;count++;n1++; ł log1=log0; } //Loop-006-E else if (n1==1202) //close the contactor if (sysmode==0) {P3\_OUT\_P4=1;P3\_OUT\_P6=1;} else{P3\_OUT\_P4=1;P3\_OUT\_P6=0;} n1++; V\_Ref\_mag2=0; } //Loop-013-E alfa=alfa+add; //////Reset the alfa if it is more than 360 degree//////// if (alfa>=360) {alfa=alfa-360;} if (sysmode==0) {V\_Ref\_mag=MAG;} else {V\_Ref\_mag=MAG;} if (n1<=1202) {V\_Ref\_mag2=V\_Ref\_mag;} else { //Loop-014-S //add delay to slowly increase the amplitude if (V\_Ref\_mag2<V\_Ref\_mag)  $\{V_Ref_mag2=V_Ref_mag2+(V_Ref_mag)/(4200*delay);\}$ else {V\_Ref\_mag2=V\_Ref\_mag;Inverter\_Status=1;P4\_OUT\_P2=1;} } //Loop-014-E if (AMP==0) {//Black start V\_Ref\_a=(V\_Ref\_mag2)\*sin(alfa\*pi/180); V\_Ref\_b=(V\_Ref\_mag2)\*sin(alfa\*pi/180-2\*pi/3); V\_Ref\_c=(V\_Ref\_mag2)\*sin(alfa\*pi/180+2\*pi/3); } else {//Full Amplitude V Ref a=(MAG)\*sin(alfa\*pi/180); V Ref b=(MAG)\*sin(alfa\*pi/180-2\*pi/3); V\_Ref\_c=(MAG)\*sin(alfa\*pi/180+2\*pi/3); }

# D.5 Central Controller - P Ref Calculation

```
Central_stat=1;
Xpin=(IO_ubReadPin(IO_P8_5)||IO_ubReadPin(IO_P8_7));//Checking contactor B stat
G_Inv2_Ld[0]=1;G_Inv2_Ld[1]=0.5;G_Inv2_Ld[2]=0.25;G_Inv3_Ld[0]=0.25;G_Inv3_Ld[1]=0.3333;
G_Inv3_Ld[2]=1;P_Ld[0]=Pld1_3fo*3;P_Ld[1]=Pld2_3fo*3;P_Ld[2]=Pld3_3fo*3;
if (P_Ld[0]<=10)
\{P Ld[0]=1.0;\}
if (P_Ld[1]<=10)
\{P_Ld[1]=1.0;\}
if (P_Ld[2]<=10)
\{P_Ld[2]=1.0;\}
D ratio2[0]=G Inv2 Ld[0]/(G Inv2 Ld[0]+G Inv3 Ld[0]);
D_ratio2[1]=G_Inv2_Ld[1]/(G_Inv2_Ld[1]+G_Inv3_Ld[1]);
D ratio2[2]=G Inv2 Ld[2]/(G Inv2 Ld[2]+G Inv3 Ld[2]);
D ratio3[0]=G Inv3 Ld[0]/(G Inv2 Ld[0]+G Inv3 Ld[0]);
D_ratio3[1]=G_Inv3_Ld[1]/(G_Inv2_Ld[1]+G_Inv3_Ld[1]);
D_ratio3[2]=G_Inv3_Ld[2]/(G_Inv2_Ld[2]+G_Inv3_Ld[2]);
Ld_rat[0]=P_Ld[0]/(P_Ld[0]+P_Ld[1]+P_Ld[2]);
Ld_rat[1]=P_Ld[1]/(P_Ld[0]+P_Ld[1]+P_Ld[2]);
Ld_rat[2]=P_Ld[2]/(P_Ld[0]+P_Ld[1]+P_Ld[2]);
Ratio_Inv2=D_ratio2[0]*Ld_rat[0]+D_ratio2[1]*Ld_rat[1]+D_ratio2[2]*Ld_rat[2];
Ratio_Inv3=D_ratio3[0]*Ld_rat[0]+D_ratio3[1]*Ld_rat[1]+D_ratio3[2]*Ld_rat[2];
if (IO_ubReadPin(IO_P8_3)==1)
{Ratio_Inv1=1;Ratio_Inv2=1;Ratio_Inv3=1;}
else
{Ratio_Inv1=1;}
if (Xpin==0 || Inverter_Status==0)
{P Inv1=-960.0;}
else
{P Inv1=P3fo;}
                        //Active Power from Inverter 2
P Inv2=PX1fo;
P Inv3=PX2fo;
                        //Active Power from Inverter 3
Ratio=0;
P SUM=0;
if (P Inv1 >P limit)
{Inv1 stat=1;P3 OUT P0=1;P SUM=P SUM+P Inv1;Ratio=Ratio+Ratio Inv1;}
else{Inv1 stat=0;P3 OUT P0=0;}
if (P Inv2 >P limit)
{Inv2_stat=1;P3_OUT_P2=1;P_SUM=P_SUM+P_Inv2;Ratio=Ratio+Ratio_Inv2;}
else{Inv2_stat=0;P3_OUT_P2=0;}
if (P_Inv3 >P_limit)
{Inv3_stat=1;P3_OUT_P8=1;P_SUM=P_SUM+P_Inv3;Ratio=Ratio+Ratio_Inv3;}
else{Inv3_stat=0;P3_OUT_P8=0;}
if (Inv1_stat==1)
{PRef1=Ratio Inv1/Ratio*P SUM;}
else{PRef1=0;}
if (Inv2_stat==1)
{PRef2=Ratio Inv2/Ratio*P SUM;}
else{PRef2=0;}
if (Inv3_stat==1)
{PRef3=Ratio Inv3/Ratio*P SUM;}
else{PRef3=0;}
```

Ploss=P\_SUM-(P\_Ld[0]+P\_Ld[1]+P\_Ld[2]);

#### **D.6** Power sharing

```
if (P_Sharing==1 &&Inverter_Status==1 &&Xpin==1 &&Central_stat==1)
P2_OUT_P11=1;
PRef=PRef1;
                                                                         //For inverter 1 only
//PRef=PX1fo;
                                                                         //For inverter 2 and inverter 3
Pdiff=PRef-P3fo;
if (alfa>40 &&alfa<50)
{CHK=0;}
if (alfa>130 &&alfa<140)
{CHK=0;}
if (alfa>220 &&alfa<230)
{CHK=0;}
if (alfa>220 &&alfa<230)
{CHK=0;}
if (alfa>310 &&alfa<320)
{CHK=0;}
if ((alfa>=30\&\&alfa<(30+add))||(alfa>=120\&\&alfa<(120+add))||(alfa>=210\&\&alfa<(210+add))||(alfa>=210\&\&alfa<(210+add))||(alfa>=210\&\&alfa<(210+add))||(alfa>=210\&\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210\&alfa<(210+add))||(alfa>=210(alfa<(210+add))||(alfa>=210(alfa<(210+add))||(alfa>=210(alfa<(210+add))||(alfa>=210(alfa<(210+add))||(alfa>=210(alfa<(210+add))||(alfa>=210(alfa<(210+add))||(alfa<(210+add))||(alfa<(210+add))||(alfa<(210+add))||(alfa<(210+add))||(alfa<(210+add))||(alfa<(210+add
||(alfa>=300&&alfa<(300+add))&&(CHK==0))
{
if(Pdiff<=(-chk_p1)){alfa=alfa-adj1;alfa_change=alfa_change-adj1;CHK=1;}
if(Pdiff>(-chk_p1)\&\&Pdiff<=(-chk_p2))
{alfa=alfa-adj2;alfa_change=alfa_change-adj2;CHK=1;}
if(Pdiff>(-chk_p2)&&Pdiff<=(-chk_p3))
 {alfa=alfa-adj3;alfa_change=alfa_change-adj3;CHK=1;}
if(Pdiff>(-chk p3)&&Pdiff<=(chk p3))
 {alfa=alfa+adj4;alfa_change=alfa_change+adj4;CHK=1;}
if(Pdiff>(chk_p3)&&Pdiff<=(chk_p2))
{alfa=alfa+adj3;alfa change=alfa change+adj3;CHK=1;}
if(Pdiff>(chk_p2)&&Pdiff<=(chk_p1))
{alfa=alfa+adj2;alfa change=alfa change+adj2;CHK=1;}
if(Pdiff>(chk p1))
```

```
{alfa=alfa+adj1;alfa_change=alfa_change+adj1;CHK=1;}
}
else
{P2_OUT_P11=0;}
```

#### **D.7** Voltage controller

VXa=V\_Ref\_a-V\_Out\_a; VXb=V\_Ref\_b-V\_Out\_b; VXc=V\_Ref\_c-V\_Out\_c;

if (Gain\_I<Gain\_I2)
{Gain\_I=Gain\_I+(Gain\_I2)/(4200\*5);}
else
{Gain\_I=Gain\_I2;}</pre>

VMa=VMao+(ff/2.0)\*(VXao+VXa)\*Gain\_I;VMb=VMbo+(ff/2.0)\*(VXbo+VXb)\*Gain\_I; VMao=VMa;VXao=VXa;VMbo=VMb;VXbo=VXb;

```
if (CTRL==0)
{//Controller (without IL)
Mod_a=VMa+Gain_P*VXa-I_C_a+V_Out_a;
Mod_b=VMb+Gain_P*VXb-I_C_b+V_Out_b;
Mod_c=-Mod_a-Mod_b;}
else
{//Controller (with IL)
Mod_a=((VMa+Gain_P*VXa-I_L_a)*KI-(I_C_a*KC)+V_Out_a)*KM;
Mod_b=((VMb+Gain_P*VXb-I_L_b)*KI-(I_C_b*KC)+V_Out_b)*KM;
Mod_c=-Mod_a-Mod_b;}
```

```
\label{eq:control in dq frame} $$ VXd=V_Ref_d-V_Out_q; VXd=V_Ref_d-V_Out_q; VMd=VMdo+(ff/2.0)*(VXdo+VXd)*Gain_I;VMq=VMqo+(ff/2.0)*(VXqo+VXq)*Gain_I; VMdo=VMd;VXdo=VXd;VMqo=VMq;VXqo=VXq; if (CTRL==0) $$ Mod_d=VMd+Gain_P*VXd-1.0*I_Out_d+V_Out_d;Mod_q=VMq+Gain_P*VXq-1.0*I_Out_q+V_Out_q; $$ else $$ Mod_d=((VMd+Gain_P*VXd-I_L_d)*KI-(I_C_d*KC)+V_Out_d)*KM; Mod_q=((VMq+Gain_P*VXq-I_L_q)*KI-(I_C_q*KC)+V_Out_q)*KM; $$ Mod_q=((VMq+Gain_P*VXq-I_L_q)*KI-(I_C_q*KC)+V_Out_q)*KM; $$ Mod_q=(VMq+Gain_P*VXq-I_L_q)*KI-(I_C_q*KC)+V_Out_q)*KM; $$ Mod_q=(VMq+Gain_P*VXq-I_L_q)*KI-(I_C_q*KC)+V_OUt_q)*KI $$ Mod_q=(VMq+Gain_P*VXq-I_L_q)*KI-(I_C_q*KC)+V_QUt_q)*KI $$ Mod_q=(VMq+Gain_P*VXq-I_L_q)*KI-(I_C_q*KC)+V_QUt_q)*KI $$ Mod_q=(VMq+Gain_P*VXq-I_L_q)*KI $$ Mod_q=VXQ+V_Q*KI $$ Mod_q=VXQ+VXQ+VXQ $$ Mod_q=VXQ+VXQ $$ Mod_q=VXQ+VXQ $$ Mod_q=VXQ+VXQ $$ Mod_q=(VXQ+VXQ+VXQ)*CI $$ Mod_q=VXQ+VXQ $$ Mod_q=VXQ+VXQ $$ Mod_q=VXQ+VXQ $$ Mod_q=VXQ+VXQ $$ Mod_q=VXQ+VXQ $$ Mod_q=VXQ+VXQ $$ Mod_q=VXQ $$ Mod_q=VXQ
```

 $\label{eq:mod_label} \begin{array}{l} \mbox{if (ctrl_frame==0)} \\ \mbox{Mod_a=Mod_d*sin(alfa*pi/180.0)+Mod_q*cos(alfa*pi/180.0);} \\ \mbox{Mod_b=Mod_d*sin(alfa*pi/180.0-2.0*pi/3.0)+Mod_q*cos(alfa*pi/180.0-2.0*pi/3.0);} \\ \mbox{Mod_c=Mod_d*sin(alfa*pi/180+2*pi/3)+Mod_q*cos(alfa*pi/180+2*pi/3);} \\ \end{array}$ 

#### **D.8** Current sharing

```
//check whether the inverter 1 is supplying current or not
if (n2<1200)
{
    if (lcheck<I_Out_a)
    {Icheck=I_Out_a;}
    else{Icheck=Icheck;}
    n2++;
    }
    else{if (Icheck>0.3){mode=1;}
    else{mode=0;}
    Icheck=0;
    n2=0;}
//Find average current
    IAavg=(I_Out_a+I_Other_a)/2.0;IBavg=(I_Out_b+I_Other_b)/2.0;
```

//Current error IAdiff=IAavg-I\_Out\_a;IBdiff=IBavg-I\_Out\_b;

//Absolute current error IAdiffabs=fabs(IAavg)-fabs(I\_Out\_a);IBdiffabs=fabs(IBavg)-fabs(I\_Out\_b);

```
 \begin{array}{l} Xfa[2]=Xfa[1]; Xfa[1]=Xfa[0]; Xfa[0]=gain*IAdiff; \\ Xfb[2]=Xfb[1]; Xfb[1]=Xfb[0]; Xfb[0]=gain*IBdiff; \\ Ictra=0.3313*Xfa[1]-0.1194*Xfa[2]+0.7881*Yfa[1]+3.598e-11*Yfa[2]; \\ Ictrb=0.3313*Xfb[1]-0.1194*Xfb[2]+0.7881*Yfb[1]+3.598e-11*Yfb[2]; \\ Yfa[2]=Yfa[1]; Yfa[1]=Yfa[0]; Yfa[0]=Ictra; \\ Yfb[2]=Yfb[1]; Yfb[1]=Yfb[0]; Yfb[0]=Ictrb; \\ \end{array}
```
//Close Loop with current sharing loop
if (c\_outer\_loops==0)
{Mod\_a=Mod\_a;
Mod\_b=Mod\_b;
Mod\_c=-Mod\_a-Mod\_b;}
else
{Mod\_a=Mod\_a+Yfa[0];
Mod\_b=Mod\_b+Yfb[0];
Mod\_c=-Mod\_a-Mod\_b;}

#### D.9 SPWM

 $\label{eq:pha} Pha=(int)((Half_Tz-D)*(1+(Mod_a/VDC*2))/2); \\ Phb=(int)((Half_Tz-D)*(1+(Mod_b/VDC*2))/2); \\ Phc=(int)((Half_Tz-D)*(1+(Mod_c/VDC*2))/2); \\ Phd=(int)((Half_Tz-D)*(1+(0/VDC*2))/2); \\ a1=Half_Tz-Pha;B1=Half_Tz+Pha;c1=Half_Tz-Phb;d1=Half_Tz+Phb; \\ e1=Half_Tz-Phc;F1=Half_Tz+Phc;R1=Half_Tz-Phd;R2=Half_Tz+Phd; \\ G1=Half_Tz-Pha-D;H1=Half_Tz+Pha+D;I1=Half_Tz-Phb-D;J1=Half_Tz+Phb+D; \\ K1=Half_Tz-Phc-D;L1=Half_Tz+Phc+D;S1=Half_Tz-Phd-D;S2=Half_Tz+Phd+D; \\ \end{array}$ 

# Appendix E

# List of Tables and Figures

# List of Tables

| Chapter 1                                                     | Introduction                                                                                                                                                                                                                                                          |                            |
|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Table 1.1<br>Table 1.2                                        | DG technologies<br>Power plant capital cost estimation                                                                                                                                                                                                                | 5<br>6                     |
| Chapter 2                                                     | Inverter Configurations and Control Techniques                                                                                                                                                                                                                        |                            |
| Table 2.1<br>Table 2.2<br>Table 2.3<br>Table 2.4<br>Table 2.5 | Conventional and modified droop techniques<br>Adaptive and combined droop techniques<br>Networked and hierarchical droop techniques<br>3C, centralized and master slave control techniques<br>Average current sharing and average power sharing control<br>techniques | 33<br>34<br>35<br>36<br>37 |
| Chapter 3                                                     | AC Power Flow Analysis and Circulating Current among<br>Parallel Connected Inverters                                                                                                                                                                                  |                            |
| Table 3.1                                                     | System Parameters                                                                                                                                                                                                                                                     | 60                         |
| Table 3.2                                                     | Simulation results – power measurements                                                                                                                                                                                                                               | 62                         |
| Table 3.3                                                     | Simulation results – current measurements                                                                                                                                                                                                                             | 63                         |
| Chapter 4                                                     | Improved Instantaneous Average Current Sharing (IACS)<br>Control                                                                                                                                                                                                      |                            |
| Table 4.1                                                     | Parameter list                                                                                                                                                                                                                                                        | 81                         |
| Table 4.2                                                     | System parameters                                                                                                                                                                                                                                                     | 88                         |
| Table 4.3                                                     | Simulation Part 1 - line impedance value                                                                                                                                                                                                                              | 88                         |
| Table 4.4                                                     | Load condition for simulation Part 1 and Part 2                                                                                                                                                                                                                       | 89                         |
| Table 4.5                                                     | Simulation part 2 - line impedance value                                                                                                                                                                                                                              | 90                         |
| Table 4.6                                                     | Parameters for hardware implementation                                                                                                                                                                                                                                | 93                         |
| Chapter 5                                                     | Power Sharing Scheme of Parallel Connected Inverters for<br>Islanded Microgrid                                                                                                                                                                                        |                            |
| Table 5.1                                                     | System parameters                                                                                                                                                                                                                                                     | 117                        |
| Table 5.2                                                     | Comparison between the proposed power sharing technique and<br>conventional droop control, under impedance mismatch                                                                                                                                                   |                            |
|                                                               | conditions                                                                                                                                                                                                                                                            | 135                        |

| Chapter 6 | Optimized  | Operation     | of  | Inverter   | Based | Distributed |
|-----------|------------|---------------|-----|------------|-------|-------------|
|           | Generation | in Rural Isla | nde | d Microgri | d     |             |

| Table 6.1 | World electricity generation and distribution power losses | 139 |
|-----------|------------------------------------------------------------|-----|
| Table 6.2 | System parameters                                          | 146 |
| Table 6.3 | System parameters (Simulation part 2)                      | 147 |
| Table 6.4 | Distance between buses and corresponding                   | 148 |
| Table 6.5 | Loads Active and reactive power consumption                | 148 |
| Table 6.6 | Hardware implementation - system parameters                | 157 |
| Table 6.7 | Hardware implementation results                            | 159 |
|           |                                                            |     |

# List of Figures

## Chapter 1 Introduction

| Figure 1.1 | Connection              | of  | DG   | to  | existing | transmission | n and | l dis | tribution | 1 |
|------------|-------------------------|-----|------|-----|----------|--------------|-------|-------|-----------|---|
| Figure 1.2 | networks.<br>Microgrid: | (a) | grid | l c | onnected | microgrid    | and   | (b)   | isolated  | 9 |

# Chapter 2 Inverter Configurations and Control Techniques

| Figure 2.1  | Single phase H-bridge inverter.                                      | 15 |
|-------------|----------------------------------------------------------------------|----|
| Figure 2.2  | Three-phase inverter configurations: (a) three-phase three-wire,     |    |
|             | (b) three-phase four-wire split dc and (c) three-phase four-wire     |    |
|             | four-legged inverter.                                                | 17 |
| Figure 2.3  | Inverter connected to PCC bus: (a) Equivalent per-phase model        | 19 |
|             | and (b) phasor diagram.                                              |    |
| Figure 2.4  | Conventional droop control scheme: (a) block diagram, (b) $P-\omega$ |    |
|             | droop and (c) <i>Q-E</i> droop.                                      | 21 |
| Figure 2.5  | Modified droop control: (a) supplemental transient droop             |    |
|             | [2.12], (b) droop for resistive line impedance [2.13], (c) angle     |    |
|             | droop [2.14, 15], (d) complex line impedance droop [2.16], and       |    |
|             | e) robust droop [2.18].                                              | 22 |
| Figure 2.6  | Networked droop (a) web based networked droop [2.29] and (b)         |    |
|             | weighted power function with networked data [2.30].                  | 25 |
| Figure 2.7  | Hierarchical droop (a) hierarchical control presented in [2.31]      |    |
|             | and (b) three layer control technique [2.32].                        | 26 |
| Figure 2.8  | Master slave control technique.                                      | 29 |
| Figure 2.9  | 3C control technique.                                                | 30 |
| Figure 2.10 | Centralized control technique.                                       | 30 |
| Figure 2.11 | Average current sharing control technique.                           | 31 |
| -           |                                                                      |    |

46

48

49

51

52

### Chapter 3 AC Power Flow Analysis and Circulating Current among Parallel Connected Inverters

- Figure 3.1 Equivalent circuit of an inverter connected to a common ac bus. 44
- Figure 3.2 *P* and *Q* plots for different voltage levels under purely inductive line impedance (R=0  $\Omega$  and X=0.3  $\Omega$ ): (a) *P* with fixed *E* and varying  $\alpha$ ; (b) *Q* with fixed *E* and varying  $\alpha$ ; (c) *P* and *Q* with fixed *E* and varying  $\alpha$ ; (d) *P* with  $\alpha=0$  and varying *E*; (e) *Q* with  $\alpha=0$  and varying *E* and (f) *P* and *Q* with  $\alpha=0$  and varying *E*. 45
- Figure 3.3 *P* and *Q* plots under purely inductive line impedance (R=0  $\Omega$  and X=0.3  $\Omega$ ) and V=230V with varying *E* and  $\alpha$ : (a) *P* (b) *Q*; and (c) *P* and *Q*.
- Figure 3.4 *P* and *Q* plots for different voltage levels under purely resistive line impedance ( $R=0.3 \ \Omega$  and  $X=0 \ \Omega$ ): (a) *P* with fixed *E* and varying  $\alpha$ ; (b) *Q* with fixed *E* and varying  $\alpha$ ; (c) *P* and *Q* with fixed *E* and varying  $\alpha$ ; (d) *P* with  $\alpha=0$  and varying *E*; (e) *Q* with  $\alpha=0$  and varying *E* and (f) *P* and *Q* with  $\alpha=0$  and varying *E*.
- Figure 3.5 *P* and *Q* plots under purely resistive line impedance ( $R=0.3 \Omega$  and  $X=0 \Omega$ ) and V=230V with varying *E* and  $\alpha$ : (a) *P*, (b) *Q*, and (c) *P* and *Q*.
- Figure 3.6 *P* and *Q* plots for different *X/R* ratio with *Z*=0.3  $\Omega$  and *V*=230 V: (a) *P* with fixed *E* and varying  $\alpha$ ; (b) *Q* with fixed *E* and varying  $\alpha$ ; (c) *P* and *Q* with fixed *E* and varying  $\alpha$ ; (d) *P* with  $\alpha=0$  and varying *E*; (e) *Q* with  $\alpha=0$  and varying *E* and (f) *P* and *Q* with  $\alpha=0$  and varying *E*.
- Figure 3.7 *P* and *Q* plots for different *R/X* ratio with *Z*=0.3  $\Omega$  and *V*=230 V: (a) *P* with fixed *E* and varying  $\alpha$ ; (b) *Q* with fixed *E* and varying  $\alpha$ ; (c) *P* and *Q* with fixed *E* and varying  $\alpha$ ; (d) *P* with  $\alpha=0$  and varying *E*; (e) *Q* with  $\alpha=0$  and varying *E* and (f) *P* and *Q* with  $\alpha=0$  and varying *E*.
- Figure 3.8Two parallel inverters system.56Figure 3.9N parallel inverters system.58Figure 3.10Circulating current simulation for three parallel connected<br/>voltage sources.59Figure 3.11Simulation results for Test 1.61Figure 3.12Simulation results for Part II. (a) Test 2; (b) Test 3; (c) Test 4;
- Figure 3.12Simulation results for Part III. (a) Test 2, (b) Test 3, (c) Test 1,and (d) Test 5.64Figure 3.13Simulation results for Part III. (a) Test 6 (b) Test 7.
- Figure 3.14Simulation results for Part IV. (a) Test 8 (b) Test 9.67

## Chapter 4 Improved Instantaneous Average Current Sharing (IACS) Control

| Figure 4.1 | Block diagram of an inverter.                               | 71 |
|------------|-------------------------------------------------------------|----|
| Figure 4.2 | Instantaneous average current sharing scheme for a multiple |    |
|            | inverter system.                                            | 72 |
| Figure 4.3 | Conventional IACS controller.                               | 73 |
| Figure 4.4 | Gain scheduling principle.                                  | 74 |

| Figure 4.5   | Proposed improved IACS controller.                                                                               | 75         |
|--------------|------------------------------------------------------------------------------------------------------------------|------------|
| Figure 4.6   | Inverter model with instantaneous current sharing scheme.                                                        | 76         |
| Figure 4.7   | The model of the parallel multi inverter system                                                                  | 78         |
| Figure 4.8   | Root locus of (4.20) at different value of $K_{Bac}$                                                             | 82         |
| Figure 4.9   | Root locus of equation (4.21) at different $K_{R}$                                                               | 82         |
| Figure 4.10  | Bode plot of output impedance (7) for $K_p = -100$                                                               | 83         |
| Figure 4.10  | Boot loops of $(A 2A)$ at different values of $K$                                                                | 05         |
| 1 igule 4.11 | Not focus of (4.24) at different values of $K_{ResH}$ . $K_{I}$ and $K_{2}$ are                                  | 00         |
| Eiguro 4 12  | 1. Doot loops of (4.25) at different value of $V = V$ and $V$ are set                                            | 00         |
| Figure 4.12  | KOOL IOCUS OF (4.23) at different value of $K_{PH}$ . $K_1$ and $K_2$ are set                                    | 05         |
| E            |                                                                                                                  | 83         |
| Figure 4.13  | Bode plots of $\begin{pmatrix} 1 & Z \\ 1 & Q \end{pmatrix}$ $CH(n-1) = Z$ with $Z_n = 0.50$                     |            |
|              | bode prots of $\left[\left(\frac{1+\frac{1}{nZ_{l}}}{nZ_{l}}\right)O(n(n-1)-Z_{lk}\right]$ with $Z_{lk}=0.522$ . | o <b>-</b> |
|              |                                                                                                                  | 85         |
| Figure 4.14  | Root locus plot of (4.26).                                                                                       | 87         |
| Figure 4.15  | Root locus plot of (4.27) using parameter in Table 4.1                                                           | 87         |
| Figure 4.16  | Part 1 simulation results under inductive line impedance                                                         |            |
|              | condition: (a) to (c) conventional IACS; and (d) to (f) improved                                                 |            |
|              | IACS.                                                                                                            | 89         |
| Figure 4.17  | Part 2 simulation results under resistive line impedance                                                         |            |
|              | condition: (a) to (c) conventional IACS; and (d) to(f) improved                                                  |            |
|              | IACS.                                                                                                            | 91         |
| Figure 4.18  | Simulation waveforms of inverter 1 and inverter 2 (part 2)                                                       |            |
| 8            | using conventional IACS controller when $R_{Lin2}$ is 0.08 O and                                                 |            |
|              | load is 2000W 800VAr: (a) inverter voltage: (b) inverter                                                         |            |
|              | ourrent: (c) active power: and (d) reactive power                                                                | 91         |
| Eigung 4 10  | Simulation waveforms of inverter 1 and inverter 2 (nort 2)                                                       | 71         |
| Figure 4.19  | Simulation waveforms of inverter 1 and inverter 2 (part 2)                                                       |            |
|              | using improved IACS controller when $R_{Line2}$ is set at 0.08 $\Omega$ and                                      |            |
|              | load is 2000 W 800 VAr: (a) inverter voltage, (b) inverter                                                       | 0.0        |
|              | current, (c) active power, and (d) reactive power.                                                               | 92         |
| Figure 4.20  | Hardware arrangement.                                                                                            | 93         |
| Figure 4.21  | Inverter 1 output current, inverter 2 output current, load current                                               |            |
|              | and current difference: a) conventional IACS and b) improved                                                     |            |
|              | IACS.                                                                                                            | 94         |
| Figure 4.22  | Inverter 1 output voltage, inverter 2 output voltage, and load                                                   |            |
|              | voltage.                                                                                                         | 94         |
|              |                                                                                                                  |            |
| <b>CI</b>    | Demon Charles Calance of Demolial Commented Languages                                                            |            |
| Unapter 5    | rower sharing scheme of rarallel Connected Inverters for                                                         |            |
|              | Islanded Microgrid                                                                                               |            |
| Figure 5.1   | Parallel inverter configuration                                                                                  | 100        |
| Figure 5.2   | Controller for each inverter                                                                                     | 100        |
| Figure 5.3   | Synchronization flow chart                                                                                       | 103        |
| Figure 5.4   | $V^*$ and $V_{\text{nec}}$ waveforms. (a) $V^*$ and $V_{\text{nec}}$ in phase with each other.                   |            |
| -0           | (b) $V^*$ have lower frequency than $V_{\text{rec}}$ (c) $V^*$ have higher                                       |            |
|              | frequency than $V_{pcc}$                                                                                         | 104        |
| Figure 5.5   | Time diagrams for the voltage adjustment parameters: a) Phase                                                    | 101        |
| 1 16010 5.5  | adjustment and b) amplitude adjustment                                                                           | 111        |
| Figure 5 6   | Illustration of the stans needed for simultaneous adjustment of                                                  | 111        |
| rigule 5.0   | the phase and amplitude of the investor reference value.                                                         | 110        |
|              | the phase and amplitude of the inverter reference voltage                                                        | 113        |

| Figure 5.7              | Communication strategy between inverter and central controller: (a) flow chart and (b) PWM signals                                                                                                                                                           | 116   |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Figure 5.8              | Part I simulation results : a) output current and load current<br>using proposed technique, b) output current and load current<br>using conventional droop technique, c) inverters and load P<br>and Q using proposed technique, and d) inverters and load P |       |
|                         | and Q using conventional droop technique.                                                                                                                                                                                                                    | 119   |
| Figure 5.9              | Comparison of load voltage amplitude and frequency. (a)                                                                                                                                                                                                      |       |
|                         | Proposed controller and (b) conventional droop control.                                                                                                                                                                                                      | 120   |
| Figure 5.10             | Simulation results for Part II: (a) output current and load                                                                                                                                                                                                  |       |
|                         | current, (b) inverter $P$ and $Q$ and load $P$ and $Q$ using proposed                                                                                                                                                                                        | 1.0.1 |
| <b>F</b> ' <b>F</b> 1 1 | technique, (c) $P\Delta - \Delta \alpha$ and (d) $Q\Delta - E$ (peak).                                                                                                                                                                                       | 121   |
| Figure 5.11             | Simulation results for Part III – Lost of communication from                                                                                                                                                                                                 |       |
|                         | inverter 1 to central controller: (a) active power references and                                                                                                                                                                                            |       |
|                         | inverters output active power and (b) reactive power references                                                                                                                                                                                              | 100   |
| Eigung 5 10             | and inverters output reactive power.                                                                                                                                                                                                                         | 123   |
| Figure 5.12             | Simulation results for Part $IV = Lost of communication from control controller to inverter 2: (a) active neuron references and$                                                                                                                             |       |
|                         | inverters output active power and (b) reactive power references                                                                                                                                                                                              |       |
|                         | and inverters output reactive power and (b) reactive power references                                                                                                                                                                                        | 124   |
| Figure 5 13             | Simulation results for Part V: (a) output and load current: (b)                                                                                                                                                                                              | 124   |
| Figure 5.15             | Simulation results for f art $V$ . (a) output and four current, (b)<br>output and load P and O: (c) P, $Aa$ : and (d) O, $AE$                                                                                                                                | 126   |
| Figure 5 $1/$           | Changing ratio $(1:1:1 - 1:2:4 - 1:1:1)$ : (a) Output and load                                                                                                                                                                                               | 120   |
| 1 iguie 5.14            | current: (b) Output and load P and O: (c) $P_{A} - Aa$ : and (d) $O_{A} - Aa$                                                                                                                                                                                |       |
|                         | $\Lambda E$                                                                                                                                                                                                                                                  | 127   |
| Figure 5.15             | Hardware arrangement                                                                                                                                                                                                                                         | 129   |
| Figure 5.16             | Current waveforms under different operational conditions with                                                                                                                                                                                                | 12/   |
| 1.8010 0110             | 1:1:1 power ratio: (a) Inverter 2 is connected to microgrid : (b)                                                                                                                                                                                            |       |
|                         | Inverter 3 is connected to microgrid: (c) half load to no load:                                                                                                                                                                                              |       |
|                         | (d) circulating current under no load condition; (e) half load to                                                                                                                                                                                            |       |
|                         | full load; and (f) no load to rectifier type load                                                                                                                                                                                                            | 130   |
| Figure 5.17             | Output voltage of three inverters and load voltage when all the                                                                                                                                                                                              |       |
|                         | inverter is connected to the microgrid and supplying both load 1                                                                                                                                                                                             |       |
|                         | and load 2.                                                                                                                                                                                                                                                  | 131   |
| Figure 5.18             | Current waveforms under different operational conditions with                                                                                                                                                                                                |       |
|                         | the active power and reactive power ratio set to 1:2:4 and 1:1:1                                                                                                                                                                                             |       |
|                         | respectively. (a) Inverter 2 is connected to microgrid ; (b)                                                                                                                                                                                                 |       |
|                         | Inverter 3 is connected to microgrid; (c) half load to no load;                                                                                                                                                                                              |       |
|                         | (d) circulating current under no load condition; (e) half load to                                                                                                                                                                                            |       |
|                         | full load; and (f) no load to rectifier type load                                                                                                                                                                                                            | 132   |
| Figure 5.19             | Figure 5.1 Changing active power ratio: (a) From 1:1:1 to 1:2:4                                                                                                                                                                                              |       |
|                         | and (b) from 1:2:4 to 1:1:1                                                                                                                                                                                                                                  | 134   |
| Figure 5.20             | Hot swap capability – Disconnection : (a) Inverter 2 is                                                                                                                                                                                                      |       |
|                         | unsconnected (Katio - 1:1:1); (b) inverter 2 is disconnected<br>( $D_{atio} = 1.2:4$ ); (c) inverter 1 is disconnected ( $D_{atio} = 1.2:4$ )                                                                                                                |       |
|                         | (Kauo - 1:2:4); (c) inverter 1 is disconnected (Katio - 1:2:4);<br>and (d) Inverter 2 is disconnected (Datis $-1:2:4$ );                                                                                                                                     | 124   |
|                         | and (a) inverter 5 is disconnected (Ratio - 1:2:4)                                                                                                                                                                                                           | 134   |

| Chapter 6   | Optimized Operation of Inverter Based Distributed<br>Generation in Rural Islanded Microgrid |     |  |  |  |  |  |
|-------------|---------------------------------------------------------------------------------------------|-----|--|--|--|--|--|
| Figure 6.1  | Rural islanded microgrid                                                                    | 139 |  |  |  |  |  |
| Figure 6.2  | 2 Islanded microgrid configuration and wireless communication                               |     |  |  |  |  |  |
|             | interface: (a) DG, (b) load and (c) central controller                                      | 141 |  |  |  |  |  |
| Figure 6.3  | Simulation Part 1 microgrid configuration                                                   | 144 |  |  |  |  |  |
| Figure 6.4  | Proposed scheme performance for different $X/R$ ratio of line                               |     |  |  |  |  |  |
|             | impedance with $Z = 0.6283 \ \Omega$ : (a) $X/R = 10$ , (b) $X/R = 2$ , (c)                 |     |  |  |  |  |  |
|             | X/R = 1, (d) $X/R = 0.5$ , (e) $X/R = 0.2$ and (f) $X/R = 0.1$                              | 146 |  |  |  |  |  |
| Figure 6.5  | Simulation Results for Case 1: (a) DGs output P and Q using                                 |     |  |  |  |  |  |
|             | proposed scheme (b) DGs output P and Q using conventional                                   |     |  |  |  |  |  |
|             | power sharing, (c) Active power losses and (d) reactive power                               |     |  |  |  |  |  |
|             | losses                                                                                      | 149 |  |  |  |  |  |
| Figure 6.6  | DG output voltage and load voltage regulation for Case 1: (a)                               |     |  |  |  |  |  |
|             | Proposed and (b) conventional                                                               | 150 |  |  |  |  |  |
| Figure 6.7  | Simulation results for case 2: (a) DGs output P and Q using                                 |     |  |  |  |  |  |
|             | proposed scheme (b) DGs output P and Q using conventional                                   |     |  |  |  |  |  |
|             | power sharing, (c) Active power losses and (d) reactive power                               |     |  |  |  |  |  |
|             | losses                                                                                      | 152 |  |  |  |  |  |
| Figure 6.8  | DG output voltage and load voltage regulation for Case 2: (a)                               |     |  |  |  |  |  |
|             | Proposed and (b) conventional                                                               | 153 |  |  |  |  |  |
| Figure 6.9  | Simulation results for case 3: (a) DGs output P and Q using                                 |     |  |  |  |  |  |
|             | proposed scheme (b) DGs output P and Q using conventional                                   |     |  |  |  |  |  |
|             | power sharing, (c) Active power losses and (d) reactive power                               |     |  |  |  |  |  |
|             | losses                                                                                      | 154 |  |  |  |  |  |
| Figure 6.10 | DG output voltage and load voltage regulation for Case 3: (a)                               |     |  |  |  |  |  |
|             | Proposed and (b) conventional                                                               | 155 |  |  |  |  |  |
| Figure 6.11 | Hardware arrangement                                                                        | 156 |  |  |  |  |  |
| Figure 6.12 | Experimental results output current waveforms: (a) Test 1 -                                 |     |  |  |  |  |  |
|             | proposed; (b) Test 1 – conventional; (c) Test 2 – proposed; (d)                             |     |  |  |  |  |  |
|             | Test 2 – conventional; (e) Test 3 – proposed and (f) Test 3 –                               |     |  |  |  |  |  |
|             | conventional.                                                                               | 160 |  |  |  |  |  |
| Figure 6.13 | Experimental results output current waveforms: (a) Test 4 –                                 |     |  |  |  |  |  |
|             | proposed; (b) Test 4 – conventional; (c) Test 5 – proposed; (d)                             |     |  |  |  |  |  |
|             | Test 5 – conventional; (e) Test 6 – proposed and (f) Test 6 –                               |     |  |  |  |  |  |
|             | conventional.                                                                               | 162 |  |  |  |  |  |

### Appendix F

### Summary of Relevant Published Research by the Author

[1] A. M. Roslan, K. H. Ahmed, S. J. Finney, and B. W. Williams, "Improved instantaneous average current sharing control scheme for inverter parallel operation in microgrid," in *Microgeneration and Related Technologies* (*MICRoGEN'II*), 2011 2<sup>nd</sup> International Conference on, 2011.

#### Abstract

An improved instantaneous average current sharing control scheme for parallel connected inverters taking into account the effect of line impedance is presented. The system presented here consists of two single phase inverters connected in parallel. This control technique requires interconnections among inverters for information sharing. The improvement is based on the adaptive gain scheduling technique that varies the controller's parameters. The simulation results show that the adaptive gain scheduling approaches introduced improves the performance of conventional controller in term of current and power sharing between inverters under difference line impedance condition.

[2] A. M. Roslan, K. H. Ahmed, S. J. Finney, and B. W. Williams, "Improved Instantaneous Average Current-Sharing Control Scheme for Parallel-Connected Inverter Considering Line Impedance Impact in Microgrid Networks," *Power Electronics, IEEE Transactions on*, vol. 26, pp. 702-716, 2011.

#### Abstract

A new control scheme for parallel-connected inverters taking into account the effect of line impedance is presented. The system presented here consists of two singlephase inverters connected in parallel. The control technique is based on instantaneous average current-sharing control that requires interconnections among inverters for information sharing. A generalized model of a single-phase parallelconnected inverter system is derived. The model incorporates the detail of the control loops that use a proportional-resonant controller, but not the switching action. The voltage- and current-controller design and parameters selection process are discussed. Adaptive gain scheduling is introduced to the controller to improve the current and power sharing for a condition, where the line impedance is different among the inverters. The simulation results show that the adaptive gain-scheduling approaches introduced improve the performance of conventional controller in terms of current and power sharing between inverters under difference line impedance condition. The experiments validate the proposed system performance.

[3] M. Azrik, K. H. Ahmed, S. J. Finney, and B. W. Williams, "Voltage synchronization scheme based on zero crossing detection for parallel connected inverters in AC microgrids," in *Industrial Electronics (ISIE), 2012 IEEE International Symposium on*, 2012, pp. 588-593.

#### Abstract

A new voltage synchronization scheme is proposed for parallel connected inverters in AC microgrids. Instead of using the same reference voltage for all inverters, this scheme directly synchronizes the reference voltage of a connecting inverter to the point of common coupling voltage. Two contactors are used with each inverter module to enable the inverter to operate in 4 different modes. Voltage synchronization using this scheme requires no control interconnection among parallel connected inverters. Experimental results validate the practicality of the proposed synchronization schemes.